2 * Copyright © 2008 Intel Corporation
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
29 #include <linux/seq_file.h>
30 #include <linux/debugfs.h>
31 #include <linux/slab.h>
32 #include <linux/export.h>
33 #include <generated/utsrelease.h>
35 #include "intel_drv.h"
36 #include "intel_ringbuffer.h"
37 #include <drm/i915_drm.h>
40 #define DRM_I915_RING_DEBUG 1
43 #if defined(CONFIG_DEBUG_FS)
51 static const char *yesno(int v)
53 return v ? "yes" : "no";
56 static int i915_capabilities(struct seq_file *m, void *data)
58 struct drm_info_node *node = (struct drm_info_node *) m->private;
59 struct drm_device *dev = node->minor->dev;
60 const struct intel_device_info *info = INTEL_INFO(dev);
62 seq_printf(m, "gen: %d\n", info->gen);
63 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
64 #define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
65 #define SEP_SEMICOLON ;
66 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
73 static const char *get_pin_flag(struct drm_i915_gem_object *obj)
75 if (obj->user_pin_count > 0)
77 else if (obj->pin_count > 0)
83 static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
85 switch (obj->tiling_mode) {
87 case I915_TILING_NONE: return " ";
88 case I915_TILING_X: return "X";
89 case I915_TILING_Y: return "Y";
93 static const char *cache_level_str(int type)
96 case I915_CACHE_NONE: return " uncached";
97 case I915_CACHE_LLC: return " snooped (LLC)";
98 case I915_CACHE_LLC_MLC: return " snooped (LLC+MLC)";
104 describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
106 seq_printf(m, "%pK: %s%s %8zdKiB %02x %02x %d %d %d%s%s%s",
109 get_tiling_flag(obj),
110 obj->base.size / 1024,
111 obj->base.read_domains,
112 obj->base.write_domain,
113 obj->last_read_seqno,
114 obj->last_write_seqno,
115 obj->last_fenced_seqno,
116 cache_level_str(obj->cache_level),
117 obj->dirty ? " dirty" : "",
118 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
120 seq_printf(m, " (name: %d)", obj->base.name);
122 seq_printf(m, " (pinned x %d)", obj->pin_count);
123 if (obj->fence_reg != I915_FENCE_REG_NONE)
124 seq_printf(m, " (fence: %d)", obj->fence_reg);
125 if (obj->gtt_space != NULL)
126 seq_printf(m, " (gtt offset: %08x, size: %08x)",
127 obj->gtt_offset, (unsigned int)obj->gtt_space->size);
129 seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
130 if (obj->pin_mappable || obj->fault_mappable) {
132 if (obj->pin_mappable)
134 if (obj->fault_mappable)
137 seq_printf(m, " (%s mappable)", s);
139 if (obj->ring != NULL)
140 seq_printf(m, " (%s)", obj->ring->name);
143 static int i915_gem_object_list_info(struct seq_file *m, void *data)
145 struct drm_info_node *node = (struct drm_info_node *) m->private;
146 uintptr_t list = (uintptr_t) node->info_ent->data;
147 struct list_head *head;
148 struct drm_device *dev = node->minor->dev;
149 drm_i915_private_t *dev_priv = dev->dev_private;
150 struct drm_i915_gem_object *obj;
151 size_t total_obj_size, total_gtt_size;
154 ret = mutex_lock_interruptible(&dev->struct_mutex);
160 seq_puts(m, "Active:\n");
161 head = &dev_priv->mm.active_list;
164 seq_puts(m, "Inactive:\n");
165 head = &dev_priv->mm.inactive_list;
168 mutex_unlock(&dev->struct_mutex);
172 total_obj_size = total_gtt_size = count = 0;
173 list_for_each_entry(obj, head, mm_list) {
175 describe_obj(m, obj);
177 total_obj_size += obj->base.size;
178 total_gtt_size += obj->gtt_space->size;
181 mutex_unlock(&dev->struct_mutex);
183 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
184 count, total_obj_size, total_gtt_size);
188 #define count_objects(list, member) do { \
189 list_for_each_entry(obj, list, member) { \
190 size += obj->gtt_space->size; \
192 if (obj->map_and_fenceable) { \
193 mappable_size += obj->gtt_space->size; \
201 size_t total, active, inactive, unbound;
204 static int per_file_stats(int id, void *ptr, void *data)
206 struct drm_i915_gem_object *obj = ptr;
207 struct file_stats *stats = data;
210 stats->total += obj->base.size;
212 if (obj->gtt_space) {
213 if (!list_empty(&obj->ring_list))
214 stats->active += obj->base.size;
216 stats->inactive += obj->base.size;
218 if (!list_empty(&obj->global_list))
219 stats->unbound += obj->base.size;
225 static int i915_gem_object_info(struct seq_file *m, void *data)
227 struct drm_info_node *node = (struct drm_info_node *) m->private;
228 struct drm_device *dev = node->minor->dev;
229 struct drm_i915_private *dev_priv = dev->dev_private;
230 u32 count, mappable_count, purgeable_count;
231 size_t size, mappable_size, purgeable_size;
232 struct drm_i915_gem_object *obj;
233 struct drm_file *file;
236 ret = mutex_lock_interruptible(&dev->struct_mutex);
240 seq_printf(m, "%u objects, %zu bytes\n",
241 dev_priv->mm.object_count,
242 dev_priv->mm.object_memory);
244 size = count = mappable_size = mappable_count = 0;
245 count_objects(&dev_priv->mm.bound_list, global_list);
246 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
247 count, mappable_count, size, mappable_size);
249 size = count = mappable_size = mappable_count = 0;
250 count_objects(&dev_priv->mm.active_list, mm_list);
251 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
252 count, mappable_count, size, mappable_size);
254 size = count = mappable_size = mappable_count = 0;
255 count_objects(&dev_priv->mm.inactive_list, mm_list);
256 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
257 count, mappable_count, size, mappable_size);
259 size = count = purgeable_size = purgeable_count = 0;
260 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
261 size += obj->base.size, ++count;
262 if (obj->madv == I915_MADV_DONTNEED)
263 purgeable_size += obj->base.size, ++purgeable_count;
265 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
267 size = count = mappable_size = mappable_count = 0;
268 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
269 if (obj->fault_mappable) {
270 size += obj->gtt_space->size;
273 if (obj->pin_mappable) {
274 mappable_size += obj->gtt_space->size;
277 if (obj->madv == I915_MADV_DONTNEED) {
278 purgeable_size += obj->base.size;
282 seq_printf(m, "%u purgeable objects, %zu bytes\n",
283 purgeable_count, purgeable_size);
284 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
285 mappable_count, mappable_size);
286 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
289 seq_printf(m, "%zu [%lu] gtt total\n",
291 dev_priv->gtt.mappable_end - dev_priv->gtt.start);
294 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
295 struct file_stats stats;
297 memset(&stats, 0, sizeof(stats));
298 idr_for_each(&file->object_idr, per_file_stats, &stats);
299 seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu unbound)\n",
300 get_pid_task(file->pid, PIDTYPE_PID)->comm,
308 mutex_unlock(&dev->struct_mutex);
313 static int i915_gem_gtt_info(struct seq_file *m, void *data)
315 struct drm_info_node *node = (struct drm_info_node *) m->private;
316 struct drm_device *dev = node->minor->dev;
317 uintptr_t list = (uintptr_t) node->info_ent->data;
318 struct drm_i915_private *dev_priv = dev->dev_private;
319 struct drm_i915_gem_object *obj;
320 size_t total_obj_size, total_gtt_size;
323 ret = mutex_lock_interruptible(&dev->struct_mutex);
327 total_obj_size = total_gtt_size = count = 0;
328 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
329 if (list == PINNED_LIST && obj->pin_count == 0)
333 describe_obj(m, obj);
335 total_obj_size += obj->base.size;
336 total_gtt_size += obj->gtt_space->size;
340 mutex_unlock(&dev->struct_mutex);
342 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
343 count, total_obj_size, total_gtt_size);
348 static int i915_gem_pageflip_info(struct seq_file *m, void *data)
350 struct drm_info_node *node = (struct drm_info_node *) m->private;
351 struct drm_device *dev = node->minor->dev;
353 struct intel_crtc *crtc;
355 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
356 const char pipe = pipe_name(crtc->pipe);
357 const char plane = plane_name(crtc->plane);
358 struct intel_unpin_work *work;
360 spin_lock_irqsave(&dev->event_lock, flags);
361 work = crtc->unpin_work;
363 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
366 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
367 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
370 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
373 if (work->enable_stall_check)
374 seq_puts(m, "Stall check enabled, ");
376 seq_puts(m, "Stall check waiting for page flip ioctl, ");
377 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
379 if (work->old_fb_obj) {
380 struct drm_i915_gem_object *obj = work->old_fb_obj;
382 seq_printf(m, "Old framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
384 if (work->pending_flip_obj) {
385 struct drm_i915_gem_object *obj = work->pending_flip_obj;
387 seq_printf(m, "New framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
390 spin_unlock_irqrestore(&dev->event_lock, flags);
396 static int i915_gem_request_info(struct seq_file *m, void *data)
398 struct drm_info_node *node = (struct drm_info_node *) m->private;
399 struct drm_device *dev = node->minor->dev;
400 drm_i915_private_t *dev_priv = dev->dev_private;
401 struct intel_ring_buffer *ring;
402 struct drm_i915_gem_request *gem_request;
405 ret = mutex_lock_interruptible(&dev->struct_mutex);
410 for_each_ring(ring, dev_priv, i) {
411 if (list_empty(&ring->request_list))
414 seq_printf(m, "%s requests:\n", ring->name);
415 list_for_each_entry(gem_request,
418 seq_printf(m, " %d @ %d\n",
420 (int) (jiffies - gem_request->emitted_jiffies));
424 mutex_unlock(&dev->struct_mutex);
427 seq_puts(m, "No requests\n");
432 static void i915_ring_seqno_info(struct seq_file *m,
433 struct intel_ring_buffer *ring)
435 if (ring->get_seqno) {
436 seq_printf(m, "Current sequence (%s): %u\n",
437 ring->name, ring->get_seqno(ring, false));
441 static int i915_gem_seqno_info(struct seq_file *m, void *data)
443 struct drm_info_node *node = (struct drm_info_node *) m->private;
444 struct drm_device *dev = node->minor->dev;
445 drm_i915_private_t *dev_priv = dev->dev_private;
446 struct intel_ring_buffer *ring;
449 ret = mutex_lock_interruptible(&dev->struct_mutex);
453 for_each_ring(ring, dev_priv, i)
454 i915_ring_seqno_info(m, ring);
456 mutex_unlock(&dev->struct_mutex);
462 static int i915_interrupt_info(struct seq_file *m, void *data)
464 struct drm_info_node *node = (struct drm_info_node *) m->private;
465 struct drm_device *dev = node->minor->dev;
466 drm_i915_private_t *dev_priv = dev->dev_private;
467 struct intel_ring_buffer *ring;
470 ret = mutex_lock_interruptible(&dev->struct_mutex);
474 if (IS_VALLEYVIEW(dev)) {
475 seq_printf(m, "Display IER:\t%08x\n",
477 seq_printf(m, "Display IIR:\t%08x\n",
479 seq_printf(m, "Display IIR_RW:\t%08x\n",
480 I915_READ(VLV_IIR_RW));
481 seq_printf(m, "Display IMR:\t%08x\n",
484 seq_printf(m, "Pipe %c stat:\t%08x\n",
486 I915_READ(PIPESTAT(pipe)));
488 seq_printf(m, "Master IER:\t%08x\n",
489 I915_READ(VLV_MASTER_IER));
491 seq_printf(m, "Render IER:\t%08x\n",
493 seq_printf(m, "Render IIR:\t%08x\n",
495 seq_printf(m, "Render IMR:\t%08x\n",
498 seq_printf(m, "PM IER:\t\t%08x\n",
499 I915_READ(GEN6_PMIER));
500 seq_printf(m, "PM IIR:\t\t%08x\n",
501 I915_READ(GEN6_PMIIR));
502 seq_printf(m, "PM IMR:\t\t%08x\n",
503 I915_READ(GEN6_PMIMR));
505 seq_printf(m, "Port hotplug:\t%08x\n",
506 I915_READ(PORT_HOTPLUG_EN));
507 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
508 I915_READ(VLV_DPFLIPSTAT));
509 seq_printf(m, "DPINVGTT:\t%08x\n",
510 I915_READ(DPINVGTT));
512 } else if (!HAS_PCH_SPLIT(dev)) {
513 seq_printf(m, "Interrupt enable: %08x\n",
515 seq_printf(m, "Interrupt identity: %08x\n",
517 seq_printf(m, "Interrupt mask: %08x\n",
520 seq_printf(m, "Pipe %c stat: %08x\n",
522 I915_READ(PIPESTAT(pipe)));
524 seq_printf(m, "North Display Interrupt enable: %08x\n",
526 seq_printf(m, "North Display Interrupt identity: %08x\n",
528 seq_printf(m, "North Display Interrupt mask: %08x\n",
530 seq_printf(m, "South Display Interrupt enable: %08x\n",
532 seq_printf(m, "South Display Interrupt identity: %08x\n",
534 seq_printf(m, "South Display Interrupt mask: %08x\n",
536 seq_printf(m, "Graphics Interrupt enable: %08x\n",
538 seq_printf(m, "Graphics Interrupt identity: %08x\n",
540 seq_printf(m, "Graphics Interrupt mask: %08x\n",
543 seq_printf(m, "Interrupts received: %d\n",
544 atomic_read(&dev_priv->irq_received));
545 for_each_ring(ring, dev_priv, i) {
546 if (IS_GEN6(dev) || IS_GEN7(dev)) {
548 "Graphics Interrupt mask (%s): %08x\n",
549 ring->name, I915_READ_IMR(ring));
551 i915_ring_seqno_info(m, ring);
553 mutex_unlock(&dev->struct_mutex);
558 static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
560 struct drm_info_node *node = (struct drm_info_node *) m->private;
561 struct drm_device *dev = node->minor->dev;
562 drm_i915_private_t *dev_priv = dev->dev_private;
565 ret = mutex_lock_interruptible(&dev->struct_mutex);
569 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
570 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
571 for (i = 0; i < dev_priv->num_fence_regs; i++) {
572 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
574 seq_printf(m, "Fence %d, pin count = %d, object = ",
575 i, dev_priv->fence_regs[i].pin_count);
577 seq_puts(m, "unused");
579 describe_obj(m, obj);
583 mutex_unlock(&dev->struct_mutex);
587 static int i915_hws_info(struct seq_file *m, void *data)
589 struct drm_info_node *node = (struct drm_info_node *) m->private;
590 struct drm_device *dev = node->minor->dev;
591 drm_i915_private_t *dev_priv = dev->dev_private;
592 struct intel_ring_buffer *ring;
596 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
597 hws = ring->status_page.page_addr;
601 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
602 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
604 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
609 static const char *ring_str(int ring)
612 case RCS: return "render";
613 case VCS: return "bsd";
614 case BCS: return "blt";
615 case VECS: return "vebox";
620 static const char *pin_flag(int pinned)
630 static const char *tiling_flag(int tiling)
634 case I915_TILING_NONE: return "";
635 case I915_TILING_X: return " X";
636 case I915_TILING_Y: return " Y";
640 static const char *dirty_flag(int dirty)
642 return dirty ? " dirty" : "";
645 static const char *purgeable_flag(int purgeable)
647 return purgeable ? " purgeable" : "";
650 static bool __i915_error_ok(struct drm_i915_error_state_buf *e)
653 if (!e->err && WARN(e->bytes > (e->size - 1), "overflow")) {
658 if (e->bytes == e->size - 1 || e->err)
664 static bool __i915_error_seek(struct drm_i915_error_state_buf *e,
667 if (e->pos + len <= e->start) {
672 /* First vsnprintf needs to fit in its entirety for memmove */
673 if (len >= e->size) {
681 static void __i915_error_advance(struct drm_i915_error_state_buf *e,
684 /* If this is first printf in this window, adjust it so that
685 * start position matches start of the buffer
688 if (e->pos < e->start) {
689 const size_t off = e->start - e->pos;
691 /* Should not happen but be paranoid */
692 if (off > len || e->bytes) {
697 memmove(e->buf, e->buf + off, len - off);
698 e->bytes = len - off;
707 static void i915_error_vprintf(struct drm_i915_error_state_buf *e,
708 const char *f, va_list args)
712 if (!__i915_error_ok(e))
715 /* Seek the first printf which is hits start position */
716 if (e->pos < e->start) {
717 len = vsnprintf(NULL, 0, f, args);
718 if (!__i915_error_seek(e, len))
722 len = vsnprintf(e->buf + e->bytes, e->size - e->bytes, f, args);
723 if (len >= e->size - e->bytes)
724 len = e->size - e->bytes - 1;
726 __i915_error_advance(e, len);
729 static void i915_error_puts(struct drm_i915_error_state_buf *e,
734 if (!__i915_error_ok(e))
739 /* Seek the first printf which is hits start position */
740 if (e->pos < e->start) {
741 if (!__i915_error_seek(e, len))
745 if (len >= e->size - e->bytes)
746 len = e->size - e->bytes - 1;
747 memcpy(e->buf + e->bytes, str, len);
749 __i915_error_advance(e, len);
752 void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...)
757 i915_error_vprintf(e, f, args);
761 #define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
762 #define err_puts(e, s) i915_error_puts(e, s)
764 static void print_error_buffers(struct drm_i915_error_state_buf *m,
766 struct drm_i915_error_buffer *err,
769 err_printf(m, "%s [%d]:\n", name, count);
772 err_printf(m, " %08x %8u %02x %02x %x %x",
777 err->rseqno, err->wseqno);
778 err_puts(m, pin_flag(err->pinned));
779 err_puts(m, tiling_flag(err->tiling));
780 err_puts(m, dirty_flag(err->dirty));
781 err_puts(m, purgeable_flag(err->purgeable));
782 err_puts(m, err->ring != -1 ? " " : "");
783 err_puts(m, ring_str(err->ring));
784 err_puts(m, cache_level_str(err->cache_level));
787 err_printf(m, " (name: %d)", err->name);
788 if (err->fence_reg != I915_FENCE_REG_NONE)
789 err_printf(m, " (fence: %d)", err->fence_reg);
796 static void i915_ring_error_state(struct drm_i915_error_state_buf *m,
797 struct drm_device *dev,
798 struct drm_i915_error_state *error,
801 BUG_ON(ring >= I915_NUM_RINGS); /* shut up confused gcc */
802 err_printf(m, "%s command stream:\n", ring_str(ring));
803 err_printf(m, " HEAD: 0x%08x\n", error->head[ring]);
804 err_printf(m, " TAIL: 0x%08x\n", error->tail[ring]);
805 err_printf(m, " CTL: 0x%08x\n", error->ctl[ring]);
806 err_printf(m, " ACTHD: 0x%08x\n", error->acthd[ring]);
807 err_printf(m, " IPEIR: 0x%08x\n", error->ipeir[ring]);
808 err_printf(m, " IPEHR: 0x%08x\n", error->ipehr[ring]);
809 err_printf(m, " INSTDONE: 0x%08x\n", error->instdone[ring]);
810 if (ring == RCS && INTEL_INFO(dev)->gen >= 4)
811 err_printf(m, " BBADDR: 0x%08llx\n", error->bbaddr);
813 if (INTEL_INFO(dev)->gen >= 4)
814 err_printf(m, " INSTPS: 0x%08x\n", error->instps[ring]);
815 err_printf(m, " INSTPM: 0x%08x\n", error->instpm[ring]);
816 err_printf(m, " FADDR: 0x%08x\n", error->faddr[ring]);
817 if (INTEL_INFO(dev)->gen >= 6) {
818 err_printf(m, " RC PSMI: 0x%08x\n", error->rc_psmi[ring]);
819 err_printf(m, " FAULT_REG: 0x%08x\n", error->fault_reg[ring]);
820 err_printf(m, " SYNC_0: 0x%08x [last synced 0x%08x]\n",
821 error->semaphore_mboxes[ring][0],
822 error->semaphore_seqno[ring][0]);
823 err_printf(m, " SYNC_1: 0x%08x [last synced 0x%08x]\n",
824 error->semaphore_mboxes[ring][1],
825 error->semaphore_seqno[ring][1]);
827 err_printf(m, " seqno: 0x%08x\n", error->seqno[ring]);
828 err_printf(m, " waiting: %s\n", yesno(error->waiting[ring]));
829 err_printf(m, " ring->head: 0x%08x\n", error->cpu_ring_head[ring]);
830 err_printf(m, " ring->tail: 0x%08x\n", error->cpu_ring_tail[ring]);
833 struct i915_error_state_file_priv {
834 struct drm_device *dev;
835 struct drm_i915_error_state *error;
839 static int i915_error_state(struct i915_error_state_file_priv *error_priv,
840 struct drm_i915_error_state_buf *m)
843 struct drm_device *dev = error_priv->dev;
844 drm_i915_private_t *dev_priv = dev->dev_private;
845 struct drm_i915_error_state *error = error_priv->error;
846 struct intel_ring_buffer *ring;
847 int i, j, page, offset, elt;
850 err_printf(m, "no error state collected\n");
854 err_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
855 error->time.tv_usec);
856 err_printf(m, "Kernel: " UTS_RELEASE "\n");
857 err_printf(m, "PCI ID: 0x%04x\n", dev->pci_device);
858 err_printf(m, "EIR: 0x%08x\n", error->eir);
859 err_printf(m, "IER: 0x%08x\n", error->ier);
860 err_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
861 err_printf(m, "FORCEWAKE: 0x%08x\n", error->forcewake);
862 err_printf(m, "DERRMR: 0x%08x\n", error->derrmr);
863 err_printf(m, "CCID: 0x%08x\n", error->ccid);
865 for (i = 0; i < dev_priv->num_fence_regs; i++)
866 err_printf(m, " fence[%d] = %08llx\n", i, error->fence[i]);
868 for (i = 0; i < ARRAY_SIZE(error->extra_instdone); i++)
869 err_printf(m, " INSTDONE_%d: 0x%08x\n", i,
870 error->extra_instdone[i]);
872 if (INTEL_INFO(dev)->gen >= 6) {
873 err_printf(m, "ERROR: 0x%08x\n", error->error);
874 err_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
877 if (INTEL_INFO(dev)->gen == 7)
878 err_printf(m, "ERR_INT: 0x%08x\n", error->err_int);
880 for_each_ring(ring, dev_priv, i)
881 i915_ring_error_state(m, dev, error, i);
883 if (error->active_bo)
884 print_error_buffers(m, "Active",
886 error->active_bo_count);
888 if (error->pinned_bo)
889 print_error_buffers(m, "Pinned",
891 error->pinned_bo_count);
893 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
894 struct drm_i915_error_object *obj;
896 if ((obj = error->ring[i].batchbuffer)) {
897 err_printf(m, "%s --- gtt_offset = 0x%08x\n",
898 dev_priv->ring[i].name,
901 for (page = 0; page < obj->page_count; page++) {
902 for (elt = 0; elt < PAGE_SIZE/4; elt++) {
903 err_printf(m, "%08x : %08x\n", offset,
904 obj->pages[page][elt]);
910 if (error->ring[i].num_requests) {
911 err_printf(m, "%s --- %d requests\n",
912 dev_priv->ring[i].name,
913 error->ring[i].num_requests);
914 for (j = 0; j < error->ring[i].num_requests; j++) {
915 err_printf(m, " seqno 0x%08x, emitted %ld, tail 0x%08x\n",
916 error->ring[i].requests[j].seqno,
917 error->ring[i].requests[j].jiffies,
918 error->ring[i].requests[j].tail);
922 if ((obj = error->ring[i].ringbuffer)) {
923 err_printf(m, "%s --- ringbuffer = 0x%08x\n",
924 dev_priv->ring[i].name,
927 for (page = 0; page < obj->page_count; page++) {
928 for (elt = 0; elt < PAGE_SIZE/4; elt++) {
929 err_printf(m, "%08x : %08x\n",
931 obj->pages[page][elt]);
937 obj = error->ring[i].ctx;
939 err_printf(m, "%s --- HW Context = 0x%08x\n",
940 dev_priv->ring[i].name,
943 for (elt = 0; elt < PAGE_SIZE/16; elt += 4) {
944 err_printf(m, "[%04x] %08x %08x %08x %08x\n",
947 obj->pages[0][elt+1],
948 obj->pages[0][elt+2],
949 obj->pages[0][elt+3]);
956 intel_overlay_print_error_state(m, error->overlay);
959 intel_display_print_error_state(m, dev, error->display);
965 i915_error_state_write(struct file *filp,
966 const char __user *ubuf,
970 struct i915_error_state_file_priv *error_priv = filp->private_data;
971 struct drm_device *dev = error_priv->dev;
974 DRM_DEBUG_DRIVER("Resetting error state\n");
976 ret = mutex_lock_interruptible(&dev->struct_mutex);
980 i915_destroy_error_state(dev);
981 mutex_unlock(&dev->struct_mutex);
986 static int i915_error_state_open(struct inode *inode, struct file *file)
988 struct drm_device *dev = inode->i_private;
989 drm_i915_private_t *dev_priv = dev->dev_private;
990 struct i915_error_state_file_priv *error_priv;
993 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
997 error_priv->dev = dev;
999 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1000 error_priv->error = dev_priv->gpu_error.first_error;
1001 if (error_priv->error)
1002 kref_get(&error_priv->error->ref);
1003 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
1005 file->private_data = error_priv;
1010 static int i915_error_state_release(struct inode *inode, struct file *file)
1012 struct i915_error_state_file_priv *error_priv = file->private_data;
1014 if (error_priv->error)
1015 kref_put(&error_priv->error->ref, i915_error_state_free);
1021 static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
1022 size_t count, loff_t *pos)
1024 struct i915_error_state_file_priv *error_priv = file->private_data;
1025 struct drm_i915_error_state_buf error_str;
1027 ssize_t ret_count = 0;
1030 memset(&error_str, 0, sizeof(error_str));
1032 /* We need to have enough room to store any i915_error_state printf
1033 * so that we can move it to start position.
1035 error_str.size = count + 1 > PAGE_SIZE ? count + 1 : PAGE_SIZE;
1036 error_str.buf = kmalloc(error_str.size,
1037 GFP_TEMPORARY | __GFP_NORETRY | __GFP_NOWARN);
1039 if (error_str.buf == NULL) {
1040 error_str.size = PAGE_SIZE;
1041 error_str.buf = kmalloc(error_str.size, GFP_TEMPORARY);
1044 if (error_str.buf == NULL) {
1045 error_str.size = 128;
1046 error_str.buf = kmalloc(error_str.size, GFP_TEMPORARY);
1049 if (error_str.buf == NULL)
1052 error_str.start = *pos;
1054 ret = i915_error_state(error_priv, &error_str);
1058 if (error_str.bytes == 0 && error_str.err) {
1059 ret = error_str.err;
1063 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1070 *pos = error_str.start + ret_count;
1072 kfree(error_str.buf);
1073 return ret ?: ret_count;
1076 static const struct file_operations i915_error_state_fops = {
1077 .owner = THIS_MODULE,
1078 .open = i915_error_state_open,
1079 .read = i915_error_state_read,
1080 .write = i915_error_state_write,
1081 .llseek = default_llseek,
1082 .release = i915_error_state_release,
1086 i915_next_seqno_get(void *data, u64 *val)
1088 struct drm_device *dev = data;
1089 drm_i915_private_t *dev_priv = dev->dev_private;
1092 ret = mutex_lock_interruptible(&dev->struct_mutex);
1096 *val = dev_priv->next_seqno;
1097 mutex_unlock(&dev->struct_mutex);
1103 i915_next_seqno_set(void *data, u64 val)
1105 struct drm_device *dev = data;
1108 ret = mutex_lock_interruptible(&dev->struct_mutex);
1112 ret = i915_gem_set_seqno(dev, val);
1113 mutex_unlock(&dev->struct_mutex);
1118 DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1119 i915_next_seqno_get, i915_next_seqno_set,
1122 static int i915_rstdby_delays(struct seq_file *m, void *unused)
1124 struct drm_info_node *node = (struct drm_info_node *) m->private;
1125 struct drm_device *dev = node->minor->dev;
1126 drm_i915_private_t *dev_priv = dev->dev_private;
1130 ret = mutex_lock_interruptible(&dev->struct_mutex);
1134 crstanddelay = I915_READ16(CRSTANDVID);
1136 mutex_unlock(&dev->struct_mutex);
1138 seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
1143 static int i915_cur_delayinfo(struct seq_file *m, void *unused)
1145 struct drm_info_node *node = (struct drm_info_node *) m->private;
1146 struct drm_device *dev = node->minor->dev;
1147 drm_i915_private_t *dev_priv = dev->dev_private;
1151 u16 rgvswctl = I915_READ16(MEMSWCTL);
1152 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1154 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1155 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1156 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1158 seq_printf(m, "Current P-state: %d\n",
1159 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1160 } else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
1161 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1162 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1163 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1165 u32 rpupei, rpcurup, rpprevup;
1166 u32 rpdownei, rpcurdown, rpprevdown;
1169 /* RPSTAT1 is in the GT power well */
1170 ret = mutex_lock_interruptible(&dev->struct_mutex);
1174 gen6_gt_force_wake_get(dev_priv);
1176 rpstat = I915_READ(GEN6_RPSTAT1);
1177 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1178 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1179 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1180 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1181 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1182 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
1183 if (IS_HASWELL(dev))
1184 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1186 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1187 cagf *= GT_FREQUENCY_MULTIPLIER;
1189 gen6_gt_force_wake_put(dev_priv);
1190 mutex_unlock(&dev->struct_mutex);
1192 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
1193 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1194 seq_printf(m, "Render p-state ratio: %d\n",
1195 (gt_perf_status & 0xff00) >> 8);
1196 seq_printf(m, "Render p-state VID: %d\n",
1197 gt_perf_status & 0xff);
1198 seq_printf(m, "Render p-state limit: %d\n",
1199 rp_state_limits & 0xff);
1200 seq_printf(m, "CAGF: %dMHz\n", cagf);
1201 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1202 GEN6_CURICONT_MASK);
1203 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1204 GEN6_CURBSYTAVG_MASK);
1205 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1206 GEN6_CURBSYTAVG_MASK);
1207 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1209 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1210 GEN6_CURBSYTAVG_MASK);
1211 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1212 GEN6_CURBSYTAVG_MASK);
1214 max_freq = (rp_state_cap & 0xff0000) >> 16;
1215 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1216 max_freq * GT_FREQUENCY_MULTIPLIER);
1218 max_freq = (rp_state_cap & 0xff00) >> 8;
1219 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1220 max_freq * GT_FREQUENCY_MULTIPLIER);
1222 max_freq = rp_state_cap & 0xff;
1223 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1224 max_freq * GT_FREQUENCY_MULTIPLIER);
1226 seq_printf(m, "Max overclocked frequency: %dMHz\n",
1227 dev_priv->rps.hw_max * GT_FREQUENCY_MULTIPLIER);
1228 } else if (IS_VALLEYVIEW(dev)) {
1231 mutex_lock(&dev_priv->rps.hw_lock);
1232 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1233 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1234 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1236 val = vlv_punit_read(dev_priv, PUNIT_FUSE_BUS1);
1237 seq_printf(m, "max GPU freq: %d MHz\n",
1238 vlv_gpu_freq(dev_priv->mem_freq, val));
1240 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM);
1241 seq_printf(m, "min GPU freq: %d MHz\n",
1242 vlv_gpu_freq(dev_priv->mem_freq, val));
1244 seq_printf(m, "current GPU freq: %d MHz\n",
1245 vlv_gpu_freq(dev_priv->mem_freq,
1246 (freq_sts >> 8) & 0xff));
1247 mutex_unlock(&dev_priv->rps.hw_lock);
1249 seq_puts(m, "no P-state info available\n");
1255 static int i915_delayfreq_table(struct seq_file *m, void *unused)
1257 struct drm_info_node *node = (struct drm_info_node *) m->private;
1258 struct drm_device *dev = node->minor->dev;
1259 drm_i915_private_t *dev_priv = dev->dev_private;
1263 ret = mutex_lock_interruptible(&dev->struct_mutex);
1267 for (i = 0; i < 16; i++) {
1268 delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
1269 seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
1270 (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
1273 mutex_unlock(&dev->struct_mutex);
1278 static inline int MAP_TO_MV(int map)
1280 return 1250 - (map * 25);
1283 static int i915_inttoext_table(struct seq_file *m, void *unused)
1285 struct drm_info_node *node = (struct drm_info_node *) m->private;
1286 struct drm_device *dev = node->minor->dev;
1287 drm_i915_private_t *dev_priv = dev->dev_private;
1291 ret = mutex_lock_interruptible(&dev->struct_mutex);
1295 for (i = 1; i <= 32; i++) {
1296 inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
1297 seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
1300 mutex_unlock(&dev->struct_mutex);
1305 static int ironlake_drpc_info(struct seq_file *m)
1307 struct drm_info_node *node = (struct drm_info_node *) m->private;
1308 struct drm_device *dev = node->minor->dev;
1309 drm_i915_private_t *dev_priv = dev->dev_private;
1310 u32 rgvmodectl, rstdbyctl;
1314 ret = mutex_lock_interruptible(&dev->struct_mutex);
1318 rgvmodectl = I915_READ(MEMMODECTL);
1319 rstdbyctl = I915_READ(RSTDBYCTL);
1320 crstandvid = I915_READ16(CRSTANDVID);
1322 mutex_unlock(&dev->struct_mutex);
1324 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1326 seq_printf(m, "Boost freq: %d\n",
1327 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1328 MEMMODE_BOOST_FREQ_SHIFT);
1329 seq_printf(m, "HW control enabled: %s\n",
1330 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1331 seq_printf(m, "SW control enabled: %s\n",
1332 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1333 seq_printf(m, "Gated voltage change: %s\n",
1334 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1335 seq_printf(m, "Starting frequency: P%d\n",
1336 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1337 seq_printf(m, "Max P-state: P%d\n",
1338 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1339 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1340 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1341 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1342 seq_printf(m, "Render standby enabled: %s\n",
1343 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
1344 seq_puts(m, "Current RS state: ");
1345 switch (rstdbyctl & RSX_STATUS_MASK) {
1347 seq_puts(m, "on\n");
1349 case RSX_STATUS_RC1:
1350 seq_puts(m, "RC1\n");
1352 case RSX_STATUS_RC1E:
1353 seq_puts(m, "RC1E\n");
1355 case RSX_STATUS_RS1:
1356 seq_puts(m, "RS1\n");
1358 case RSX_STATUS_RS2:
1359 seq_puts(m, "RS2 (RC6)\n");
1361 case RSX_STATUS_RS3:
1362 seq_puts(m, "RC3 (RC6+)\n");
1365 seq_puts(m, "unknown\n");
1372 static int gen6_drpc_info(struct seq_file *m)
1375 struct drm_info_node *node = (struct drm_info_node *) m->private;
1376 struct drm_device *dev = node->minor->dev;
1377 struct drm_i915_private *dev_priv = dev->dev_private;
1378 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1379 unsigned forcewake_count;
1382 ret = mutex_lock_interruptible(&dev->struct_mutex);
1386 spin_lock_irq(&dev_priv->gt_lock);
1387 forcewake_count = dev_priv->forcewake_count;
1388 spin_unlock_irq(&dev_priv->gt_lock);
1390 if (forcewake_count) {
1391 seq_puts(m, "RC information inaccurate because somebody "
1392 "holds a forcewake reference \n");
1394 /* NB: we cannot use forcewake, else we read the wrong values */
1395 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1397 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1400 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
1401 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4);
1403 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1404 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1405 mutex_unlock(&dev->struct_mutex);
1406 mutex_lock(&dev_priv->rps.hw_lock);
1407 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1408 mutex_unlock(&dev_priv->rps.hw_lock);
1410 seq_printf(m, "Video Turbo Mode: %s\n",
1411 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1412 seq_printf(m, "HW control enabled: %s\n",
1413 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1414 seq_printf(m, "SW control enabled: %s\n",
1415 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1416 GEN6_RP_MEDIA_SW_MODE));
1417 seq_printf(m, "RC1e Enabled: %s\n",
1418 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1419 seq_printf(m, "RC6 Enabled: %s\n",
1420 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1421 seq_printf(m, "Deep RC6 Enabled: %s\n",
1422 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1423 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1424 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1425 seq_puts(m, "Current RC state: ");
1426 switch (gt_core_status & GEN6_RCn_MASK) {
1428 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1429 seq_puts(m, "Core Power Down\n");
1431 seq_puts(m, "on\n");
1434 seq_puts(m, "RC3\n");
1437 seq_puts(m, "RC6\n");
1440 seq_puts(m, "RC7\n");
1443 seq_puts(m, "Unknown\n");
1447 seq_printf(m, "Core Power Down: %s\n",
1448 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1450 /* Not exactly sure what this is */
1451 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1452 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1453 seq_printf(m, "RC6 residency since boot: %u\n",
1454 I915_READ(GEN6_GT_GFX_RC6));
1455 seq_printf(m, "RC6+ residency since boot: %u\n",
1456 I915_READ(GEN6_GT_GFX_RC6p));
1457 seq_printf(m, "RC6++ residency since boot: %u\n",
1458 I915_READ(GEN6_GT_GFX_RC6pp));
1460 seq_printf(m, "RC6 voltage: %dmV\n",
1461 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1462 seq_printf(m, "RC6+ voltage: %dmV\n",
1463 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1464 seq_printf(m, "RC6++ voltage: %dmV\n",
1465 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1469 static int i915_drpc_info(struct seq_file *m, void *unused)
1471 struct drm_info_node *node = (struct drm_info_node *) m->private;
1472 struct drm_device *dev = node->minor->dev;
1474 if (IS_GEN6(dev) || IS_GEN7(dev))
1475 return gen6_drpc_info(m);
1477 return ironlake_drpc_info(m);
1480 static int i915_fbc_status(struct seq_file *m, void *unused)
1482 struct drm_info_node *node = (struct drm_info_node *) m->private;
1483 struct drm_device *dev = node->minor->dev;
1484 drm_i915_private_t *dev_priv = dev->dev_private;
1486 if (!I915_HAS_FBC(dev)) {
1487 seq_puts(m, "FBC unsupported on this chipset\n");
1491 if (intel_fbc_enabled(dev)) {
1492 seq_puts(m, "FBC enabled\n");
1494 seq_puts(m, "FBC disabled: ");
1495 switch (dev_priv->fbc.no_fbc_reason) {
1497 seq_puts(m, "no outputs");
1499 case FBC_STOLEN_TOO_SMALL:
1500 seq_puts(m, "not enough stolen memory");
1502 case FBC_UNSUPPORTED_MODE:
1503 seq_puts(m, "mode not supported");
1505 case FBC_MODE_TOO_LARGE:
1506 seq_puts(m, "mode too large");
1509 seq_puts(m, "FBC unsupported on plane");
1512 seq_puts(m, "scanout buffer not tiled");
1514 case FBC_MULTIPLE_PIPES:
1515 seq_puts(m, "multiple pipes are enabled");
1517 case FBC_MODULE_PARAM:
1518 seq_puts(m, "disabled per module param (default off)");
1520 case FBC_CHIP_DEFAULT:
1521 seq_puts(m, "disabled per chip default");
1524 seq_puts(m, "unknown reason");
1531 static int i915_ips_status(struct seq_file *m, void *unused)
1533 struct drm_info_node *node = (struct drm_info_node *) m->private;
1534 struct drm_device *dev = node->minor->dev;
1535 struct drm_i915_private *dev_priv = dev->dev_private;
1537 if (!HAS_IPS(dev)) {
1538 seq_puts(m, "not supported\n");
1542 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1543 seq_puts(m, "enabled\n");
1545 seq_puts(m, "disabled\n");
1550 static int i915_sr_status(struct seq_file *m, void *unused)
1552 struct drm_info_node *node = (struct drm_info_node *) m->private;
1553 struct drm_device *dev = node->minor->dev;
1554 drm_i915_private_t *dev_priv = dev->dev_private;
1555 bool sr_enabled = false;
1557 if (HAS_PCH_SPLIT(dev))
1558 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1559 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
1560 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1561 else if (IS_I915GM(dev))
1562 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1563 else if (IS_PINEVIEW(dev))
1564 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1566 seq_printf(m, "self-refresh: %s\n",
1567 sr_enabled ? "enabled" : "disabled");
1572 static int i915_emon_status(struct seq_file *m, void *unused)
1574 struct drm_info_node *node = (struct drm_info_node *) m->private;
1575 struct drm_device *dev = node->minor->dev;
1576 drm_i915_private_t *dev_priv = dev->dev_private;
1577 unsigned long temp, chipset, gfx;
1583 ret = mutex_lock_interruptible(&dev->struct_mutex);
1587 temp = i915_mch_val(dev_priv);
1588 chipset = i915_chipset_val(dev_priv);
1589 gfx = i915_gfx_val(dev_priv);
1590 mutex_unlock(&dev->struct_mutex);
1592 seq_printf(m, "GMCH temp: %ld\n", temp);
1593 seq_printf(m, "Chipset power: %ld\n", chipset);
1594 seq_printf(m, "GFX power: %ld\n", gfx);
1595 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1600 static int i915_ring_freq_table(struct seq_file *m, void *unused)
1602 struct drm_info_node *node = (struct drm_info_node *) m->private;
1603 struct drm_device *dev = node->minor->dev;
1604 drm_i915_private_t *dev_priv = dev->dev_private;
1606 int gpu_freq, ia_freq;
1608 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
1609 seq_puts(m, "unsupported on this chipset\n");
1613 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1617 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1619 for (gpu_freq = dev_priv->rps.min_delay;
1620 gpu_freq <= dev_priv->rps.max_delay;
1623 sandybridge_pcode_read(dev_priv,
1624 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1626 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1627 gpu_freq * GT_FREQUENCY_MULTIPLIER,
1628 ((ia_freq >> 0) & 0xff) * 100,
1629 ((ia_freq >> 8) & 0xff) * 100);
1632 mutex_unlock(&dev_priv->rps.hw_lock);
1637 static int i915_gfxec(struct seq_file *m, void *unused)
1639 struct drm_info_node *node = (struct drm_info_node *) m->private;
1640 struct drm_device *dev = node->minor->dev;
1641 drm_i915_private_t *dev_priv = dev->dev_private;
1644 ret = mutex_lock_interruptible(&dev->struct_mutex);
1648 seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
1650 mutex_unlock(&dev->struct_mutex);
1655 static int i915_opregion(struct seq_file *m, void *unused)
1657 struct drm_info_node *node = (struct drm_info_node *) m->private;
1658 struct drm_device *dev = node->minor->dev;
1659 drm_i915_private_t *dev_priv = dev->dev_private;
1660 struct intel_opregion *opregion = &dev_priv->opregion;
1661 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
1667 ret = mutex_lock_interruptible(&dev->struct_mutex);
1671 if (opregion->header) {
1672 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1673 seq_write(m, data, OPREGION_SIZE);
1676 mutex_unlock(&dev->struct_mutex);
1683 static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1685 struct drm_info_node *node = (struct drm_info_node *) m->private;
1686 struct drm_device *dev = node->minor->dev;
1687 drm_i915_private_t *dev_priv = dev->dev_private;
1688 struct intel_fbdev *ifbdev;
1689 struct intel_framebuffer *fb;
1692 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1696 ifbdev = dev_priv->fbdev;
1697 fb = to_intel_framebuffer(ifbdev->helper.fb);
1699 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
1703 fb->base.bits_per_pixel,
1704 atomic_read(&fb->base.refcount.refcount));
1705 describe_obj(m, fb->obj);
1707 mutex_unlock(&dev->mode_config.mutex);
1709 mutex_lock(&dev->mode_config.fb_lock);
1710 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
1711 if (&fb->base == ifbdev->helper.fb)
1714 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
1718 fb->base.bits_per_pixel,
1719 atomic_read(&fb->base.refcount.refcount));
1720 describe_obj(m, fb->obj);
1723 mutex_unlock(&dev->mode_config.fb_lock);
1728 static int i915_context_status(struct seq_file *m, void *unused)
1730 struct drm_info_node *node = (struct drm_info_node *) m->private;
1731 struct drm_device *dev = node->minor->dev;
1732 drm_i915_private_t *dev_priv = dev->dev_private;
1733 struct intel_ring_buffer *ring;
1736 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1740 if (dev_priv->ips.pwrctx) {
1741 seq_puts(m, "power context ");
1742 describe_obj(m, dev_priv->ips.pwrctx);
1746 if (dev_priv->ips.renderctx) {
1747 seq_puts(m, "render context ");
1748 describe_obj(m, dev_priv->ips.renderctx);
1752 for_each_ring(ring, dev_priv, i) {
1753 if (ring->default_context) {
1754 seq_printf(m, "HW default context %s ring ", ring->name);
1755 describe_obj(m, ring->default_context->obj);
1760 mutex_unlock(&dev->mode_config.mutex);
1765 static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
1767 struct drm_info_node *node = (struct drm_info_node *) m->private;
1768 struct drm_device *dev = node->minor->dev;
1769 struct drm_i915_private *dev_priv = dev->dev_private;
1770 unsigned forcewake_count;
1772 spin_lock_irq(&dev_priv->gt_lock);
1773 forcewake_count = dev_priv->forcewake_count;
1774 spin_unlock_irq(&dev_priv->gt_lock);
1776 seq_printf(m, "forcewake count = %u\n", forcewake_count);
1781 static const char *swizzle_string(unsigned swizzle)
1784 case I915_BIT_6_SWIZZLE_NONE:
1786 case I915_BIT_6_SWIZZLE_9:
1788 case I915_BIT_6_SWIZZLE_9_10:
1789 return "bit9/bit10";
1790 case I915_BIT_6_SWIZZLE_9_11:
1791 return "bit9/bit11";
1792 case I915_BIT_6_SWIZZLE_9_10_11:
1793 return "bit9/bit10/bit11";
1794 case I915_BIT_6_SWIZZLE_9_17:
1795 return "bit9/bit17";
1796 case I915_BIT_6_SWIZZLE_9_10_17:
1797 return "bit9/bit10/bit17";
1798 case I915_BIT_6_SWIZZLE_UNKNOWN:
1805 static int i915_swizzle_info(struct seq_file *m, void *data)
1807 struct drm_info_node *node = (struct drm_info_node *) m->private;
1808 struct drm_device *dev = node->minor->dev;
1809 struct drm_i915_private *dev_priv = dev->dev_private;
1812 ret = mutex_lock_interruptible(&dev->struct_mutex);
1816 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1817 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1818 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1819 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1821 if (IS_GEN3(dev) || IS_GEN4(dev)) {
1822 seq_printf(m, "DDC = 0x%08x\n",
1824 seq_printf(m, "C0DRB3 = 0x%04x\n",
1825 I915_READ16(C0DRB3));
1826 seq_printf(m, "C1DRB3 = 0x%04x\n",
1827 I915_READ16(C1DRB3));
1828 } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
1829 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1830 I915_READ(MAD_DIMM_C0));
1831 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1832 I915_READ(MAD_DIMM_C1));
1833 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1834 I915_READ(MAD_DIMM_C2));
1835 seq_printf(m, "TILECTL = 0x%08x\n",
1836 I915_READ(TILECTL));
1837 seq_printf(m, "ARB_MODE = 0x%08x\n",
1838 I915_READ(ARB_MODE));
1839 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1840 I915_READ(DISP_ARB_CTL));
1842 mutex_unlock(&dev->struct_mutex);
1847 static int i915_ppgtt_info(struct seq_file *m, void *data)
1849 struct drm_info_node *node = (struct drm_info_node *) m->private;
1850 struct drm_device *dev = node->minor->dev;
1851 struct drm_i915_private *dev_priv = dev->dev_private;
1852 struct intel_ring_buffer *ring;
1856 ret = mutex_lock_interruptible(&dev->struct_mutex);
1859 if (INTEL_INFO(dev)->gen == 6)
1860 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
1862 for_each_ring(ring, dev_priv, i) {
1863 seq_printf(m, "%s\n", ring->name);
1864 if (INTEL_INFO(dev)->gen == 7)
1865 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
1866 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
1867 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
1868 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
1870 if (dev_priv->mm.aliasing_ppgtt) {
1871 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1873 seq_puts(m, "aliasing PPGTT:\n");
1874 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
1876 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
1877 mutex_unlock(&dev->struct_mutex);
1882 static int i915_dpio_info(struct seq_file *m, void *data)
1884 struct drm_info_node *node = (struct drm_info_node *) m->private;
1885 struct drm_device *dev = node->minor->dev;
1886 struct drm_i915_private *dev_priv = dev->dev_private;
1890 if (!IS_VALLEYVIEW(dev)) {
1891 seq_puts(m, "unsupported\n");
1895 ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
1899 seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
1901 seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
1902 vlv_dpio_read(dev_priv, _DPIO_DIV_A));
1903 seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
1904 vlv_dpio_read(dev_priv, _DPIO_DIV_B));
1906 seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
1907 vlv_dpio_read(dev_priv, _DPIO_REFSFR_A));
1908 seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
1909 vlv_dpio_read(dev_priv, _DPIO_REFSFR_B));
1911 seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
1912 vlv_dpio_read(dev_priv, _DPIO_CORE_CLK_A));
1913 seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
1914 vlv_dpio_read(dev_priv, _DPIO_CORE_CLK_B));
1916 seq_printf(m, "DPIO_LPF_COEFF_A: 0x%08x\n",
1917 vlv_dpio_read(dev_priv, _DPIO_LPF_COEFF_A));
1918 seq_printf(m, "DPIO_LPF_COEFF_B: 0x%08x\n",
1919 vlv_dpio_read(dev_priv, _DPIO_LPF_COEFF_B));
1921 seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
1922 vlv_dpio_read(dev_priv, DPIO_FASTCLK_DISABLE));
1924 mutex_unlock(&dev_priv->dpio_lock);
1930 i915_wedged_get(void *data, u64 *val)
1932 struct drm_device *dev = data;
1933 drm_i915_private_t *dev_priv = dev->dev_private;
1935 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
1941 i915_wedged_set(void *data, u64 val)
1943 struct drm_device *dev = data;
1945 DRM_INFO("Manually setting wedged to %llu\n", val);
1946 i915_handle_error(dev, val);
1951 DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
1952 i915_wedged_get, i915_wedged_set,
1956 i915_ring_stop_get(void *data, u64 *val)
1958 struct drm_device *dev = data;
1959 drm_i915_private_t *dev_priv = dev->dev_private;
1961 *val = dev_priv->gpu_error.stop_rings;
1967 i915_ring_stop_set(void *data, u64 val)
1969 struct drm_device *dev = data;
1970 struct drm_i915_private *dev_priv = dev->dev_private;
1973 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
1975 ret = mutex_lock_interruptible(&dev->struct_mutex);
1979 dev_priv->gpu_error.stop_rings = val;
1980 mutex_unlock(&dev->struct_mutex);
1985 DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
1986 i915_ring_stop_get, i915_ring_stop_set,
1989 #define DROP_UNBOUND 0x1
1990 #define DROP_BOUND 0x2
1991 #define DROP_RETIRE 0x4
1992 #define DROP_ACTIVE 0x8
1993 #define DROP_ALL (DROP_UNBOUND | \
1998 i915_drop_caches_get(void *data, u64 *val)
2006 i915_drop_caches_set(void *data, u64 val)
2008 struct drm_device *dev = data;
2009 struct drm_i915_private *dev_priv = dev->dev_private;
2010 struct drm_i915_gem_object *obj, *next;
2013 DRM_DEBUG_DRIVER("Dropping caches: 0x%08llx\n", val);
2015 /* No need to check and wait for gpu resets, only libdrm auto-restarts
2016 * on ioctls on -EAGAIN. */
2017 ret = mutex_lock_interruptible(&dev->struct_mutex);
2021 if (val & DROP_ACTIVE) {
2022 ret = i915_gpu_idle(dev);
2027 if (val & (DROP_RETIRE | DROP_ACTIVE))
2028 i915_gem_retire_requests(dev);
2030 if (val & DROP_BOUND) {
2031 list_for_each_entry_safe(obj, next, &dev_priv->mm.inactive_list, mm_list)
2032 if (obj->pin_count == 0) {
2033 ret = i915_gem_object_unbind(obj);
2039 if (val & DROP_UNBOUND) {
2040 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
2042 if (obj->pages_pin_count == 0) {
2043 ret = i915_gem_object_put_pages(obj);
2050 mutex_unlock(&dev->struct_mutex);
2055 DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
2056 i915_drop_caches_get, i915_drop_caches_set,
2060 i915_max_freq_get(void *data, u64 *val)
2062 struct drm_device *dev = data;
2063 drm_i915_private_t *dev_priv = dev->dev_private;
2066 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2069 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
2073 if (IS_VALLEYVIEW(dev))
2074 *val = vlv_gpu_freq(dev_priv->mem_freq,
2075 dev_priv->rps.max_delay);
2077 *val = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
2078 mutex_unlock(&dev_priv->rps.hw_lock);
2084 i915_max_freq_set(void *data, u64 val)
2086 struct drm_device *dev = data;
2087 struct drm_i915_private *dev_priv = dev->dev_private;
2090 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2093 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
2095 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
2100 * Turbo will still be enabled, but won't go above the set value.
2102 if (IS_VALLEYVIEW(dev)) {
2103 val = vlv_freq_opcode(dev_priv->mem_freq, val);
2104 dev_priv->rps.max_delay = val;
2105 gen6_set_rps(dev, val);
2107 do_div(val, GT_FREQUENCY_MULTIPLIER);
2108 dev_priv->rps.max_delay = val;
2109 gen6_set_rps(dev, val);
2112 mutex_unlock(&dev_priv->rps.hw_lock);
2117 DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
2118 i915_max_freq_get, i915_max_freq_set,
2122 i915_min_freq_get(void *data, u64 *val)
2124 struct drm_device *dev = data;
2125 drm_i915_private_t *dev_priv = dev->dev_private;
2128 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2131 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
2135 if (IS_VALLEYVIEW(dev))
2136 *val = vlv_gpu_freq(dev_priv->mem_freq,
2137 dev_priv->rps.min_delay);
2139 *val = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
2140 mutex_unlock(&dev_priv->rps.hw_lock);
2146 i915_min_freq_set(void *data, u64 val)
2148 struct drm_device *dev = data;
2149 struct drm_i915_private *dev_priv = dev->dev_private;
2152 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2155 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
2157 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
2162 * Turbo will still be enabled, but won't go below the set value.
2164 if (IS_VALLEYVIEW(dev)) {
2165 val = vlv_freq_opcode(dev_priv->mem_freq, val);
2166 dev_priv->rps.min_delay = val;
2167 valleyview_set_rps(dev, val);
2169 do_div(val, GT_FREQUENCY_MULTIPLIER);
2170 dev_priv->rps.min_delay = val;
2171 gen6_set_rps(dev, val);
2173 mutex_unlock(&dev_priv->rps.hw_lock);
2178 DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
2179 i915_min_freq_get, i915_min_freq_set,
2183 i915_cache_sharing_get(void *data, u64 *val)
2185 struct drm_device *dev = data;
2186 drm_i915_private_t *dev_priv = dev->dev_private;
2190 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2193 ret = mutex_lock_interruptible(&dev->struct_mutex);
2197 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
2198 mutex_unlock(&dev_priv->dev->struct_mutex);
2200 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
2206 i915_cache_sharing_set(void *data, u64 val)
2208 struct drm_device *dev = data;
2209 struct drm_i915_private *dev_priv = dev->dev_private;
2212 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2218 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
2220 /* Update the cache sharing policy here as well */
2221 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
2222 snpcr &= ~GEN6_MBC_SNPCR_MASK;
2223 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
2224 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
2229 DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
2230 i915_cache_sharing_get, i915_cache_sharing_set,
2233 /* As the drm_debugfs_init() routines are called before dev->dev_private is
2234 * allocated we need to hook into the minor for release. */
2236 drm_add_fake_info_node(struct drm_minor *minor,
2240 struct drm_info_node *node;
2242 node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
2244 debugfs_remove(ent);
2248 node->minor = minor;
2250 node->info_ent = (void *) key;
2252 mutex_lock(&minor->debugfs_lock);
2253 list_add(&node->list, &minor->debugfs_list);
2254 mutex_unlock(&minor->debugfs_lock);
2259 static int i915_forcewake_open(struct inode *inode, struct file *file)
2261 struct drm_device *dev = inode->i_private;
2262 struct drm_i915_private *dev_priv = dev->dev_private;
2264 if (INTEL_INFO(dev)->gen < 6)
2267 gen6_gt_force_wake_get(dev_priv);
2272 static int i915_forcewake_release(struct inode *inode, struct file *file)
2274 struct drm_device *dev = inode->i_private;
2275 struct drm_i915_private *dev_priv = dev->dev_private;
2277 if (INTEL_INFO(dev)->gen < 6)
2280 gen6_gt_force_wake_put(dev_priv);
2285 static const struct file_operations i915_forcewake_fops = {
2286 .owner = THIS_MODULE,
2287 .open = i915_forcewake_open,
2288 .release = i915_forcewake_release,
2291 static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
2293 struct drm_device *dev = minor->dev;
2296 ent = debugfs_create_file("i915_forcewake_user",
2299 &i915_forcewake_fops);
2301 return PTR_ERR(ent);
2303 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
2306 static int i915_debugfs_create(struct dentry *root,
2307 struct drm_minor *minor,
2309 const struct file_operations *fops)
2311 struct drm_device *dev = minor->dev;
2314 ent = debugfs_create_file(name,
2319 return PTR_ERR(ent);
2321 return drm_add_fake_info_node(minor, ent, fops);
2324 static struct drm_info_list i915_debugfs_list[] = {
2325 {"i915_capabilities", i915_capabilities, 0},
2326 {"i915_gem_objects", i915_gem_object_info, 0},
2327 {"i915_gem_gtt", i915_gem_gtt_info, 0},
2328 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
2329 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
2330 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
2331 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2332 {"i915_gem_request", i915_gem_request_info, 0},
2333 {"i915_gem_seqno", i915_gem_seqno_info, 0},
2334 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2335 {"i915_gem_interrupt", i915_interrupt_info, 0},
2336 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
2337 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
2338 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
2339 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
2340 {"i915_rstdby_delays", i915_rstdby_delays, 0},
2341 {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
2342 {"i915_delayfreq_table", i915_delayfreq_table, 0},
2343 {"i915_inttoext_table", i915_inttoext_table, 0},
2344 {"i915_drpc_info", i915_drpc_info, 0},
2345 {"i915_emon_status", i915_emon_status, 0},
2346 {"i915_ring_freq_table", i915_ring_freq_table, 0},
2347 {"i915_gfxec", i915_gfxec, 0},
2348 {"i915_fbc_status", i915_fbc_status, 0},
2349 {"i915_ips_status", i915_ips_status, 0},
2350 {"i915_sr_status", i915_sr_status, 0},
2351 {"i915_opregion", i915_opregion, 0},
2352 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
2353 {"i915_context_status", i915_context_status, 0},
2354 {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
2355 {"i915_swizzle_info", i915_swizzle_info, 0},
2356 {"i915_ppgtt_info", i915_ppgtt_info, 0},
2357 {"i915_dpio", i915_dpio_info, 0},
2359 #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2361 int i915_debugfs_init(struct drm_minor *minor)
2365 ret = i915_debugfs_create(minor->debugfs_root, minor,
2371 ret = i915_forcewake_create(minor->debugfs_root, minor);
2375 ret = i915_debugfs_create(minor->debugfs_root, minor,
2377 &i915_max_freq_fops);
2381 ret = i915_debugfs_create(minor->debugfs_root, minor,
2383 &i915_min_freq_fops);
2387 ret = i915_debugfs_create(minor->debugfs_root, minor,
2388 "i915_cache_sharing",
2389 &i915_cache_sharing_fops);
2393 ret = i915_debugfs_create(minor->debugfs_root, minor,
2395 &i915_ring_stop_fops);
2399 ret = i915_debugfs_create(minor->debugfs_root, minor,
2400 "i915_gem_drop_caches",
2401 &i915_drop_caches_fops);
2405 ret = i915_debugfs_create(minor->debugfs_root, minor,
2407 &i915_error_state_fops);
2411 ret = i915_debugfs_create(minor->debugfs_root, minor,
2413 &i915_next_seqno_fops);
2417 return drm_debugfs_create_files(i915_debugfs_list,
2418 I915_DEBUGFS_ENTRIES,
2419 minor->debugfs_root, minor);
2422 void i915_debugfs_cleanup(struct drm_minor *minor)
2424 drm_debugfs_remove_files(i915_debugfs_list,
2425 I915_DEBUGFS_ENTRIES, minor);
2426 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
2428 drm_debugfs_remove_files((struct drm_info_list *) &i915_wedged_fops,
2430 drm_debugfs_remove_files((struct drm_info_list *) &i915_max_freq_fops,
2432 drm_debugfs_remove_files((struct drm_info_list *) &i915_min_freq_fops,
2434 drm_debugfs_remove_files((struct drm_info_list *) &i915_cache_sharing_fops,
2436 drm_debugfs_remove_files((struct drm_info_list *) &i915_drop_caches_fops,
2438 drm_debugfs_remove_files((struct drm_info_list *) &i915_ring_stop_fops,
2440 drm_debugfs_remove_files((struct drm_info_list *) &i915_error_state_fops,
2442 drm_debugfs_remove_files((struct drm_info_list *) &i915_next_seqno_fops,
2446 #endif /* CONFIG_DEBUG_FS */