drm/i915: Wait up to 3ms for the pcu to ack the cdclk change request on SKL
authorVille Syrjälä <ville.syrjala@linux.intel.com>
Wed, 13 Jul 2016 13:32:03 +0000 (16:32 +0300)
committerVille Syrjälä <ville.syrjala@linux.intel.com>
Wed, 27 Jul 2016 13:19:55 +0000 (16:19 +0300)
commit848496e5902833600f7992f4faa82dc1546051ba
treecaa3820ac00f71ee0ddf556ba099842720e55a61
parentf67cbce0f18299b70da776a5d699125b06523700
drm/i915: Wait up to 3ms for the pcu to ack the cdclk change request on SKL

Bspec tells us to keep bashing the PCU for up to 3ms when trying to
inform it about an upcoming change in the cdclk frequency. Currently
we only keep at it for 15*10usec (+ whatever delays gets added by
the sandybridge_pcode_read() itself). Let's change the limit to 3ms.

I decided to keep 10 usec delay per iteration for now, even though
the spec doesn't really tell us to do that.

Cc: stable@vger.kernel.org
Fixes: 5d96d8afcfbb ("drm/i915/skl: Deinit/init the display at suspend/resume")
Cc: David Weinehall <david.weinehall@intel.com>
Signed-off-by: Ville Syrjälä <ville.syrjala@linux.intel.com>
Link: http://patchwork.freedesktop.org/patch/msgid/1468416723-23440-1-git-send-email-ville.syrjala@linux.intel.com
Tested-by: David Weinehall <david.weinehall@intel.com>
Reviewed-by: Chris Wilson <chris@chris-wilson.co.uk>
drivers/gpu/drm/i915/intel_display.c