acpi/hmat: Register memory side cache attributes
authorKeith Busch <keith.busch@intel.com>
Mon, 11 Mar 2019 20:56:05 +0000 (14:56 -0600)
committerGreg Kroah-Hartman <gregkh@linuxfoundation.org>
Thu, 4 Apr 2019 16:41:21 +0000 (18:41 +0200)
Register memory side cache attributes with the memory's node if HMAT
provides the side cache iniformation table.

Acked-by: Rafael J. Wysocki <rafael.j.wysocki@intel.com>
Signed-off-by: Keith Busch <keith.busch@intel.com>
Tested-by: Brice Goglin <Brice.Goglin@inria.fr>
Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
drivers/acpi/hmat/hmat.c

index 7a3a2b50caddee68827f7b732235106de3f0ac8e..b7824a0309f785983c64f236ad96b0766e9c3a15 100644 (file)
@@ -314,6 +314,7 @@ static __init int hmat_parse_cache(union acpi_subtable_headers *header,
                                   const unsigned long end)
 {
        struct acpi_hmat_cache *cache = (void *)header;
+       struct node_cache_attrs cache_attrs;
        u32 attrs;
 
        if (cache->header.length < sizeof(*cache)) {
@@ -327,6 +328,37 @@ static __init int hmat_parse_cache(union acpi_subtable_headers *header,
                cache->memory_PD, cache->cache_size, attrs,
                cache->number_of_SMBIOShandles);
 
+       cache_attrs.size = cache->cache_size;
+       cache_attrs.level = (attrs & ACPI_HMAT_CACHE_LEVEL) >> 4;
+       cache_attrs.line_size = (attrs & ACPI_HMAT_CACHE_LINE_SIZE) >> 16;
+
+       switch ((attrs & ACPI_HMAT_CACHE_ASSOCIATIVITY) >> 8) {
+       case ACPI_HMAT_CA_DIRECT_MAPPED:
+               cache_attrs.indexing = NODE_CACHE_DIRECT_MAP;
+               break;
+       case ACPI_HMAT_CA_COMPLEX_CACHE_INDEXING:
+               cache_attrs.indexing = NODE_CACHE_INDEXED;
+               break;
+       case ACPI_HMAT_CA_NONE:
+       default:
+               cache_attrs.indexing = NODE_CACHE_OTHER;
+               break;
+       }
+
+       switch ((attrs & ACPI_HMAT_WRITE_POLICY) >> 12) {
+       case ACPI_HMAT_CP_WB:
+               cache_attrs.write_policy = NODE_CACHE_WRITE_BACK;
+               break;
+       case ACPI_HMAT_CP_WT:
+               cache_attrs.write_policy = NODE_CACHE_WRITE_THROUGH;
+               break;
+       case ACPI_HMAT_CP_NONE:
+       default:
+               cache_attrs.write_policy = NODE_CACHE_WRITE_OTHER;
+               break;
+       }
+
+       node_add_cache(pxm_to_node(cache->memory_PD), &cache_attrs);
        return 0;
 }