net: hns3: enable 8~11th bit of mac common msi-x error
authorWeihang Li <liweihang@hisilicon.com>
Wed, 20 Feb 2019 02:32:46 +0000 (10:32 +0800)
committerDavid S. Miller <davem@davemloft.net>
Fri, 22 Feb 2019 00:29:05 +0000 (16:29 -0800)
These bits are enabled now and have been test.

Signed-off-by: Weihang Li <liweihang@hisilicon.com>
Signed-off-by: Peng Li <lipeng321@huawei.com>
Signed-off-by: Huazhong Tan <tanhuazhong@huawei.com>
Signed-off-by: David S. Miller <davem@davemloft.net>
drivers/net/ethernet/hisilicon/hns3/hns3pf/hclge_err.c
drivers/net/ethernet/hisilicon/hns3/hns3pf/hclge_err.h

index 4951684cf4d0b55990e971d2430c5c5d584f5513..f0f1221fae8be5b4e0205de47bebbddee7021469 100644 (file)
@@ -219,6 +219,12 @@ static const struct hclge_hw_error hclge_mac_afifo_tnl_int[] = {
        { .int_msk = BIT(5), .msg = "cge_igu_afifo_ecc_mbit_err" },
        { .int_msk = BIT(6), .msg = "lge_igu_afifo_ecc_1bit_err" },
        { .int_msk = BIT(7), .msg = "lge_igu_afifo_ecc_mbit_err" },
+       { .int_msk = BIT(8), .msg = "cge_igu_afifo_overflow_err" },
+       { .int_msk = BIT(9), .msg = "lge_igu_afifo_overflow_err" },
+       { .int_msk = BIT(10), .msg = "egu_cge_afifo_underrun_err" },
+       { .int_msk = BIT(11), .msg = "egu_lge_afifo_underrun_err" },
+       { .int_msk = BIT(12), .msg = "egu_ge_afifo_underrun_err" },
+       { .int_msk = BIT(13), .msg = "ge_igu_afifo_overflow_err" },
        { /* sentinel */ }
 };
 
index 86d6143068c1b0b47bcc114409f1a7498b6d2cce..fc068280d3917f6ae893e78c1e95ac160844f3a8 100644 (file)
@@ -45,8 +45,8 @@
 #define HCLGE_TM_QCN_MEM_ERR_INT_EN    0xFFFFFF
 #define HCLGE_NCSI_ERR_INT_EN  0x3
 #define HCLGE_NCSI_ERR_INT_TYPE        0x9
-#define HCLGE_MAC_COMMON_ERR_INT_EN            GENMASK(7, 0)
-#define HCLGE_MAC_COMMON_ERR_INT_EN_MASK       GENMASK(7, 0)
+#define HCLGE_MAC_COMMON_ERR_INT_EN            0x107FF
+#define HCLGE_MAC_COMMON_ERR_INT_EN_MASK       0x107FF
 #define HCLGE_PPU_MPF_ABNORMAL_INT0_EN         GENMASK(31, 0)
 #define HCLGE_PPU_MPF_ABNORMAL_INT0_EN_MASK    GENMASK(31, 0)
 #define HCLGE_PPU_MPF_ABNORMAL_INT1_EN         GENMASK(31, 0)