drm/i915: move intel_ddi_set_fia_lane_count to intel_tc.c
authorLucas De Marchi <lucas.demarchi@intel.com>
Mon, 8 Jul 2019 17:28:14 +0000 (10:28 -0700)
committerLucas De Marchi <lucas.demarchi@intel.com>
Wed, 10 Jul 2019 17:30:18 +0000 (10:30 -0700)
PORT_TX_DFLEXDPMLE1 is a FIA register so move it to intel_tc.c where we
access other FIA registers. In Tiger Lake we have multiple/modular FIAs
so it makes sense to start moving all access to their registers to a
common place.

While at it, make it clear that we will only ever call this function
for ports with TC phy. Previously we were relying on tc_mode being
TC_PORT_TBT_ALT for combo phy ports. However it's confusing since in
this same function we have checks for is_tc_port. Also, if we manage to
make each phy access only their own field, we may in future add them as
a union inside intel_digital_port.

v2: Fix coding style while moving the code

Signed-off-by: Lucas De Marchi <lucas.demarchi@intel.com>
Reviewed-by: Imre Deak <imre.deak@intel.com>
Link: https://patchwork.freedesktop.org/patch/msgid/20190708172815.6814-4-lucas.demarchi@intel.com
drivers/gpu/drm/i915/display/intel_ddi.c
drivers/gpu/drm/i915/display/intel_tc.c
drivers/gpu/drm/i915/display/intel_tc.h

index 30e48609db1d13a19ef4302d4db08a05b8fd0d7f..ad638e7f27bbbd9756648bde780d27e5b037b011 100644 (file)
@@ -3594,37 +3594,6 @@ static void intel_ddi_update_pipe(struct intel_encoder *encoder,
                intel_hdcp_disable(to_intel_connector(conn_state->connector));
 }
 
-static void intel_ddi_set_fia_lane_count(struct intel_encoder *encoder,
-                                        const struct intel_crtc_state *pipe_config,
-                                        enum port port)
-{
-       struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
-       struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
-       enum tc_port tc_port = intel_port_to_tc(dev_priv, port);
-       u32 val = I915_READ(PORT_TX_DFLEXDPMLE1);
-       bool lane_reversal = dig_port->saved_port_bits & DDI_BUF_PORT_REVERSAL;
-
-       WARN_ON(lane_reversal && dig_port->tc_mode != TC_PORT_LEGACY);
-
-       val &= ~DFLEXDPMLE1_DPMLETC_MASK(tc_port);
-       switch (pipe_config->lane_count) {
-       case 1:
-               val |= (lane_reversal) ? DFLEXDPMLE1_DPMLETC_ML3(tc_port) :
-               DFLEXDPMLE1_DPMLETC_ML0(tc_port);
-               break;
-       case 2:
-               val |= (lane_reversal) ? DFLEXDPMLE1_DPMLETC_ML3_2(tc_port) :
-               DFLEXDPMLE1_DPMLETC_ML1_0(tc_port);
-               break;
-       case 4:
-               val |= DFLEXDPMLE1_DPMLETC_ML3_0(tc_port);
-               break;
-       default:
-               MISSING_CASE(pipe_config->lane_count);
-       }
-       I915_WRITE(PORT_TX_DFLEXDPMLE1, val);
-}
-
 static void
 intel_ddi_update_prepare(struct intel_atomic_state *state,
                         struct intel_encoder *encoder,
@@ -3657,7 +3626,6 @@ intel_ddi_pre_pll_enable(struct intel_encoder *encoder,
        struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
        struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
        bool is_tc_port = intel_port_is_tc(dev_priv, encoder->port);
-       enum port port = encoder->port;
 
        if (is_tc_port)
                intel_tc_port_get_link(dig_port, crtc_state->lane_count);
@@ -3666,18 +3634,15 @@ intel_ddi_pre_pll_enable(struct intel_encoder *encoder,
                intel_display_power_get(dev_priv,
                                        intel_ddi_main_link_aux_domain(dig_port));
 
-       if (IS_GEN9_LP(dev_priv))
+       if (is_tc_port && dig_port->tc_mode != TC_PORT_TBT_ALT)
+               /*
+                * Program the lane count for static/dynamic connections on
+                * Type-C ports.  Skip this step for TBT.
+                */
+               intel_tc_port_set_fia_lane_count(dig_port, crtc_state->lane_count);
+       else if (IS_GEN9_LP(dev_priv))
                bxt_ddi_phy_set_lane_optim_mask(encoder,
                                                crtc_state->lane_lat_optim_mask);
-
-       /*
-        * Program the lane count for static/dynamic connections on Type-C ports.
-        * Skip this step for TBT.
-        */
-       if (dig_port->tc_mode == TC_PORT_TBT_ALT)
-               return;
-
-       intel_ddi_set_fia_lane_count(encoder, crtc_state, port);
 }
 
 static void
index 0c969f6fd7141251ded78353c115dd98702f3819..f44ee4bfe7c837c48d54570d0adbf9d39e8aabeb 100644 (file)
@@ -67,6 +67,39 @@ int intel_tc_port_fia_max_lane_count(struct intel_digital_port *dig_port)
        }
 }
 
+void intel_tc_port_set_fia_lane_count(struct intel_digital_port *dig_port,
+                                     int required_lanes)
+{
+       struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
+       enum tc_port tc_port = intel_port_to_tc(i915, dig_port->base.port);
+       bool lane_reversal = dig_port->saved_port_bits & DDI_BUF_PORT_REVERSAL;
+       struct intel_uncore *uncore = &i915->uncore;
+       u32 val;
+
+       WARN_ON(lane_reversal && dig_port->tc_mode != TC_PORT_LEGACY);
+
+       val = intel_uncore_read(uncore, PORT_TX_DFLEXDPMLE1);
+       val &= ~DFLEXDPMLE1_DPMLETC_MASK(tc_port);
+
+       switch (required_lanes) {
+       case 1:
+               val |= lane_reversal ? DFLEXDPMLE1_DPMLETC_ML3(tc_port) :
+                       DFLEXDPMLE1_DPMLETC_ML0(tc_port);
+               break;
+       case 2:
+               val |= lane_reversal ? DFLEXDPMLE1_DPMLETC_ML3_2(tc_port) :
+                       DFLEXDPMLE1_DPMLETC_ML1_0(tc_port);
+               break;
+       case 4:
+               val |= DFLEXDPMLE1_DPMLETC_ML3_0(tc_port);
+               break;
+       default:
+               MISSING_CASE(required_lanes);
+       }
+
+       intel_uncore_write(uncore, PORT_TX_DFLEXDPMLE1, val);
+}
+
 static void tc_port_fixup_legacy_flag(struct intel_digital_port *dig_port,
                                      u32 live_status_mask)
 {
index 706c5bc050a5361e1d4986b34ecce4f7ee2fbeda..22fe922ac9cf1b968ee461b17cf3b1d9c0f79884 100644 (file)
@@ -14,6 +14,8 @@
 bool intel_tc_port_connected(struct intel_digital_port *dig_port);
 u32 intel_tc_port_get_lane_mask(struct intel_digital_port *dig_port);
 int intel_tc_port_fia_max_lane_count(struct intel_digital_port *dig_port);
+void intel_tc_port_set_fia_lane_count(struct intel_digital_port *dig_port,
+                                     int required_lanes);
 
 void intel_tc_port_sanitize(struct intel_digital_port *dig_port);
 void intel_tc_port_lock(struct intel_digital_port *dig_port);