mx6: clock: Fix the logic for reading axi_alt_sel
authorFabio Estevam <fabio.estevam@nxp.com>
Mon, 18 Jul 2016 13:19:28 +0000 (10:19 -0300)
committerStefano Babic <sbabic@denx.de>
Wed, 20 Jul 2016 16:26:37 +0000 (18:26 +0200)
According to the IMX6DQRM Reference Manual, the description
of bit 7 (axi_alt_sel) of the CCM_CBCDR register is:

"AXI alternative clock select
0 pll2 396MHz PFD will be selected as alternative clock for AXI root clock
1 pll3 540MHz PFD will be selected as alternative clock for AXI root clock "

The current logic is inverted, so fix it to match the reference manual.

Signed-off-by: Fabio Estevam <fabio.estevam@nxp.com>
arch/arm/cpu/armv7/mx6/clock.c

index 9b4b69c55d4648b0e11b7cd0faf225dff9631fd6..b3c9dcc96992e960f93953b9d97ffacb7e073137 100644 (file)
@@ -433,9 +433,9 @@ static u32 get_axi_clk(void)
 
        if (cbcdr & MXC_CCM_CBCDR_AXI_SEL) {
                if (cbcdr & MXC_CCM_CBCDR_AXI_ALT_SEL)
-                       root_freq = mxc_get_pll_pfd(PLL_BUS, 2);
-               else
                        root_freq = mxc_get_pll_pfd(PLL_USBOTG, 1);
+               else
+                       root_freq = mxc_get_pll_pfd(PLL_BUS, 2);
        } else
                root_freq = get_periph_clk();