drm/amd/display: fix psr status wait
authorDmytro Laktyushkin <Dmytro.Laktyushkin@amd.com>
Mon, 6 Feb 2017 20:07:19 +0000 (15:07 -0500)
committerAlex Deucher <alexander.deucher@amd.com>
Tue, 26 Sep 2017 21:14:04 +0000 (17:14 -0400)
Signed-off-by: Dmytro Laktyushkin <Dmytro.Laktyushkin@amd.com>
Reviewed-by: Eagle Yeh <eagle.yeh@amd.com>
Acked-by: Harry Wentland <Harry.Wentland@amd.com>
Signed-off-by: Alex Deucher <alexander.deucher@amd.com>
drivers/gpu/drm/amd/display/dc/dce/dce_link_encoder.c
drivers/gpu/drm/amd/display/dc/dce/dce_link_encoder.h
drivers/gpu/drm/amd/display/dc/dm_services.h

index 3847764688ddd29a3a6cd7e0341704dbad2cc427..60fdf58fc5cc9bd88fa7d4bbc5a8009aa3d8f318 100644 (file)
 #include "dce/dce_11_0_sh_mask.h"
 #include "dce/dce_11_0_enum.h"
 
+#ifndef DMU_MEM_PWR_CNTL__DMCU_IRAM_MEM_PWR_STATE__SHIFT
+#define DMU_MEM_PWR_CNTL__DMCU_IRAM_MEM_PWR_STATE__SHIFT 0xa
+#endif
+
+#ifndef DMU_MEM_PWR_CNTL__DMCU_IRAM_MEM_PWR_STATE_MASK
+#define DMU_MEM_PWR_CNTL__DMCU_IRAM_MEM_PWR_STATE_MASK 0x00000400L
+#endif
+
 #ifndef HPD0_DC_HPD_CONTROL__DC_HPD_EN_MASK
 #define HPD0_DC_HPD_CONTROL__DC_HPD_EN_MASK  0x10000000L
 #endif
@@ -1557,15 +1565,19 @@ static void get_dmcu_psr_state(struct link_encoder *enc, uint32_t *psr_state)
 
        uint32_t count = 0;
        uint32_t psrStateOffset = 0xf0;
-       uint32_t value;
+       uint32_t value = -1;
 
        /* Enable write access to IRAM */
        REG_UPDATE(DMCU_RAM_ACCESS_CTRL, IRAM_HOST_ACCESS_EN, 1);
 
-       do {
+       while (REG(DCI_MEM_PWR_STATUS) && value != 0 && count++ < 10) {
                dm_delay_in_microseconds(ctx, 2);
                REG_GET(DCI_MEM_PWR_STATUS, DMCU_IRAM_MEM_PWR_STATE, &value);
-       } while (value != 0 && count++ < 10);
+       }
+       while (REG(DMU_MEM_PWR_CNTL) && value != 0 && count++ < 10) {
+               dm_delay_in_microseconds(ctx, 2);
+               REG_GET(DMU_MEM_PWR_CNTL, DMCU_IRAM_MEM_PWR_STATE, &value);
+       }
 
        /* Write address to IRAM_RD_ADDR in DMCU_IRAM_RD_CTRL */
        REG_WRITE(DMCU_IRAM_RD_CTRL, psrStateOffset);
index 8a07665e693b7edbec4cf4fc713d6280f94b8065..d382a6882d9544bbea5b53dc6d122c41b6327f83 100644 (file)
        SRI(DP_DPHY_FAST_TRAINING, DP, id), \
        SRI(DP_SEC_CNTL1, DP, id)
 
-       #define LE_COMMON_REG_LIST(id)\
-               LE_COMMON_REG_LIST_BASE(id), \
-               SRI(DP_DPHY_BS_SR_SWAP_CNTL, DP, id), \
-               SRI(DP_DPHY_INTERNAL_CTRL, DP, id), \
-               SR(DCI_MEM_PWR_STATUS)
-
-       #define LE_DCE110_REG_LIST(id)\
-               LE_COMMON_REG_LIST_BASE(id), \
-               SRI(DP_DPHY_BS_SR_SWAP_CNTL, DP, id), \
-               SRI(DP_DPHY_INTERNAL_CTRL, DP, id), \
-               SR(DCI_MEM_PWR_STATUS)
+#define LE_COMMON_REG_LIST(id)\
+       LE_COMMON_REG_LIST_BASE(id), \
+       SRI(DP_DPHY_BS_SR_SWAP_CNTL, DP, id), \
+       SRI(DP_DPHY_INTERNAL_CTRL, DP, id), \
+       SR(DCI_MEM_PWR_STATUS)
+
+#define LE_DCE110_REG_LIST(id)\
+       LE_COMMON_REG_LIST_BASE(id), \
+       SRI(DP_DPHY_BS_SR_SWAP_CNTL, DP, id), \
+       SRI(DP_DPHY_INTERNAL_CTRL, DP, id), \
+       SR(DCI_MEM_PWR_STATUS)
 
        #define LE_DCE80_REG_LIST(id)\
                SRI(DP_DPHY_INTERNAL_CTRL, DP, id), \
index 052a43af1bd340b91e61778eebf801c9307ccea4..73c0f1f83999450f00c16453f48e69f810b90ae3 100644 (file)
@@ -103,7 +103,7 @@ static inline uint32_t dm_read_reg_func(
        uint32_t value;
 
        if (address == 0) {
-               DC_ERR("invalid register read. address = 0");
+               DC_ERR("invalid register read; address = 0\n");
                return 0;
        }