Exynos5: Fix rpll_sdiv to support both peach-pit and peach-pi panels
authorAjay Kumar <ajaykumar.rs@samsung.com>
Wed, 4 Mar 2015 13:35:25 +0000 (19:05 +0530)
committerMinkyu Kang <mk7.kang@samsung.com>
Mon, 6 Apr 2015 05:34:40 +0000 (14:34 +0900)
The existing setting for rpll_sdiv generates 70.5Mhz RPLL
video clock to drive 1366x768 panel on peach_pit.

This clock rate is not sufficient to drive 1920x1080 panel on peach-pi.
So, we adjust rpll_sdiv to 3 so that it generates 141Mhz pixel clock
which can drive peach-pi LCD.

This change doesn't break peach-pit LCD since 141/2=70.5Mhz, i.e FIMD
divider at IP level will get set to 1(the required divider setting
will be calculated and set by exynos_fimd_set_clock()) and hence
peach-pit LCD still works fine.

Signed-off-by: Ajay Kumar <ajaykumar.rs@samsung.com>
Reviewed-by: Simon Glass <sjg@chromium.org>
Tested-by: Simon Glass <sjg@chromium.org>
Signed-off-by: Minkyu Kang <mk7.kang@samsung.com>
arch/arm/cpu/armv7/exynos/clock_init_exynos5.c

index 0aff3d0d0cf454c25f8e90d8d6f1080dbf3da4c7..0200fd154f9491eb974873db7ec4b0e061dae515 100644 (file)
@@ -179,10 +179,10 @@ struct mem_timings mem_timings[] = {
                .spll_mdiv = 0xc8,
                .spll_pdiv = 0x3,
                .spll_sdiv = 0x2,
-               /* RPLL @70.5Mhz */
+               /* RPLL @141Mhz */
                .rpll_mdiv = 0x5E,
                .rpll_pdiv = 0x2,
-               .rpll_sdiv = 0x4,
+               .rpll_sdiv = 0x3,
 
                .direct_cmd_msr = {
                        0x00020018, 0x00030000, 0x00010046, 0x00000d70,