cxgb4: handle serial flash interrupt
authorGanesh Goudar <ganeshgr@chelsio.com>
Tue, 13 Jun 2017 19:15:43 +0000 (00:45 +0530)
committerDavid S. Miller <davem@davemloft.net>
Tue, 13 Jun 2017 19:57:32 +0000 (15:57 -0400)
If SF bit is not cleared in PL_INT_CAUSE, subsequent non-data
interrupts are not raised.  Enable SF bit in Global Interrupt
Mask and handle it as non-fatal and hence eventually clear it.

Signed-off-by: Rahul Lakkireddy <rahul.lakkireddy@chelsio.com>
Signed-off-by: Ganesh Goudar <ganeshgr@chelsio.com>
Signed-off-by: David S. Miller <davem@davemloft.net>
drivers/net/ethernet/chelsio/cxgb4/t4_hw.c

index 16af646a7fe426fd9a0827f3a8751bef423a63eb..d5e316d5481e62a0f95fe4d1ec21f4eb6938717e 100644 (file)
@@ -4462,7 +4462,7 @@ static void pl_intr_handler(struct adapter *adap)
 #define PF_INTR_MASK (PFSW_F)
 #define GLBL_INTR_MASK (CIM_F | MPS_F | PL_F | PCIE_F | MC_F | EDC0_F | \
                EDC1_F | LE_F | TP_F | MA_F | PM_TX_F | PM_RX_F | ULP_RX_F | \
-               CPL_SWITCH_F | SGE_F | ULP_TX_F)
+               CPL_SWITCH_F | SGE_F | ULP_TX_F | SF_F)
 
 /**
  *     t4_slow_intr_handler - control path interrupt handler