projects
/
openwrt
/
staging
/
blogic.git
/ commitdiff
commit
grep
author
committer
pickaxe
?
search:
re
summary
|
shortlog
|
log
|
commit
| commitdiff |
tree
raw
|
patch
| inline |
side by side
(parent:
4de1033
)
clk: samsung: exynos4: fixup reg access on be
author
Matthew Leach
<matthew@mattleach.net>
Wed, 8 Jun 2016 18:30:58 +0000
(19:30 +0100)
committer
Sylwester Nawrocki
<s.nawrocki@samsung.com>
Fri, 10 Jun 2016 09:58:42 +0000
(11:58 +0200)
Use the byte-order aware big endian accessors, allowing for kernels
running under big-endian.
Signed-off-by: Matthew Leach <matthew@mattleach.net>
Signed-off-by: Sylwester Nawrocki <s.nawrocki@samsung.com>
drivers/clk/samsung/clk-exynos4.c
patch
|
blob
|
history
diff --git
a/drivers/clk/samsung/clk-exynos4.c
b/drivers/clk/samsung/clk-exynos4.c
index 13eaf4cb0dbcc250ec21b1413190064dd869be0d..faab9b31baf5b4b15ec0fec8623d01031e991fa9 100644
(file)
--- a/
drivers/clk/samsung/clk-exynos4.c
+++ b/
drivers/clk/samsung/clk-exynos4.c
@@
-1375,12
+1375,12
@@
static void __init exynos4x12_core_down_clock(void)
if (num_possible_cpus() == 4)
tmp |= PWR_CTRL1_USE_CORE3_WFE | PWR_CTRL1_USE_CORE2_WFE |
PWR_CTRL1_USE_CORE3_WFI | PWR_CTRL1_USE_CORE2_WFI;
-
__raw_writel
(tmp, reg_base + PWR_CTRL1);
+
writel_relaxed
(tmp, reg_base + PWR_CTRL1);
/*
* Disable the clock up feature in case it was enabled by bootloader.
*/
-
__raw_writel
(0x0, reg_base + E4X12_PWR_CTRL2);
+
writel_relaxed
(0x0, reg_base + E4X12_PWR_CTRL2);
}
#define E4210_CPU_DIV0(apll, pclk_dbg, atb, periph, corem1, corem0) \