drm/amd/display: fix enable_optc_clock reg_wait timeouts
authorDmytro Laktyushkin <Dmytro.Laktyushkin@amd.com>
Wed, 7 Jun 2017 19:02:34 +0000 (15:02 -0400)
committerAlex Deucher <alexander.deucher@amd.com>
Tue, 26 Sep 2017 22:07:55 +0000 (18:07 -0400)
Signed-off-by: Dmytro Laktyushkin <Dmytro.Laktyushkin@amd.com>
Reviewed-by: Tony Cheng <Tony.Cheng@amd.com>
Acked-by: Harry Wentland <Harry.Wentland@amd.com>
Signed-off-by: Alex Deucher <alexander.deucher@amd.com>
drivers/gpu/drm/amd/display/dc/dc_helper.c
drivers/gpu/drm/amd/display/dc/dcn10/dcn10_timing_generator.c

index a950dd53bca4e1965b251e715d054ddc31cb488e..87fd5b9c8a161456363625a5702385f8e1802148 100644 (file)
@@ -135,6 +135,9 @@ uint32_t generic_reg_wait(const struct dc_context *ctx,
        uint32_t reg_val;
        int i;
 
+       if (ctx->dce_environment == DCE_ENV_FPGA_MAXIMUS)
+               time_out_num_tries *= 20;
+
        for (i = 0; i <= time_out_num_tries; i++) {
                if (i) {
                        if (0 < delay_between_poll_us && delay_between_poll_us < 1000)
@@ -152,7 +155,10 @@ uint32_t generic_reg_wait(const struct dc_context *ctx,
                        return reg_val;
        }
 
-       DC_ERR("REG_WAIT timeout %dus * %d tries - %s\n",
+       dm_error("REG_WAIT timeout %dus * %d tries - %s\n",
                        delay_between_poll_us, time_out_num_tries, func_name);
+       if (ctx->dce_environment != DCE_ENV_FPGA_MAXIMUS)
+               BREAK_TO_DEBUGGER();
+
        return reg_val;
 }
index d7072132d456814ae6998587d9956b5e028aa2f3..c5a636c750fa35b4088bcc55466fcfffab7933ee 100644 (file)
@@ -449,7 +449,7 @@ static void enable_optc_clock(struct timing_generator *tg, bool enable)
 
                REG_WAIT(OPTC_INPUT_CLOCK_CONTROL,
                                OPTC_INPUT_CLK_ON, 1,
-                               20000, 200000);
+                               2000, 500);
 
                /* Enable clock */
                REG_UPDATE(OTG_CLOCK_CONTROL,
@@ -457,7 +457,7 @@ static void enable_optc_clock(struct timing_generator *tg, bool enable)
 
                REG_WAIT(OTG_CLOCK_CONTROL,
                                OTG_CLOCK_ON, 1,
-                               20000, 200000);
+                               2000, 500);
        } else  {
                REG_UPDATE_2(OTG_CLOCK_CONTROL,
                                OTG_CLOCK_GATE_DIS, 0,
@@ -465,7 +465,7 @@ static void enable_optc_clock(struct timing_generator *tg, bool enable)
 
                REG_WAIT(OTG_CLOCK_CONTROL,
                                OTG_CLOCK_ON, 0,
-                               20000, 200000);
+                               2000, 500);
 
                REG_UPDATE_2(OPTC_INPUT_CLOCK_CONTROL,
                                OPTC_INPUT_CLK_GATE_DIS, 0,
@@ -473,7 +473,7 @@ static void enable_optc_clock(struct timing_generator *tg, bool enable)
 
                REG_WAIT(OPTC_INPUT_CLOCK_CONTROL,
                                OPTC_INPUT_CLK_ON, 0,
-                               20000, 200000);
+                               2000, 500);
        }
 }