drm/i915/psr: Check for power state control capability.
authorDhinakaran Pandiyan <dhinakaran.pandiyan@intel.com>
Tue, 27 Feb 2018 03:27:23 +0000 (19:27 -0800)
committerRodrigo Vivi <rodrigo.vivi@intel.com>
Tue, 27 Feb 2018 20:28:10 +0000 (12:28 -0800)
eDP spec says - "If PSR/PSR2 is supported, the SET_POWER_CAPABLE bit in the
EDP_GENERAL_CAPABILITY_1 register (DPCD Address 00701h, bit d7) must be set
to 1."

Reject PSR on panels without this cap bit set as such panels cannot be
controlled via SET_POWER & SET_DP_PWR_VOLTAGE register and the DP source
needs to be able to do that for PSR.

Thanks to Nathan for debugging this.

Panel cap checks like this can be done just once, let's fix this
when PSR dpcd init movement lands.

Cc: Nathan D Ciobanu <nathan.d.ciobanu@intel.com>
Cc: Rodrigo Vivi <rodrigo.vivi@intel.com>
Signed-off-by: Dhinakaran Pandiyan <dhinakaran.pandiyan@intel.com>
Tested-by: Nathan Ciobanu <nathan.d.ciobanu@linux.intel.com>
Reviewed-by: Rodrigo Vivi <rodrigo.vivi@intel.com>
Signed-off-by: Rodrigo Vivi <rodrigo.vivi@intel.com>
Link: https://patchwork.freedesktop.org/patch/msgid/20180227032723.15474-1-dhinakaran.pandiyan@intel.com
drivers/gpu/drm/i915/intel_psr.c

index b7cc6dd45c9e25498bb410299695717738c919a3..1f77633fe809d76b75e419c01000cb66ff93e1e8 100644 (file)
@@ -508,6 +508,11 @@ void intel_psr_compute_config(struct intel_dp *intel_dp,
                return;
        }
 
+       if (!(intel_dp->edp_dpcd[1] & DP_EDP_SET_POWER_CAP)) {
+               DRM_DEBUG_KMS("PSR condition failed: panel lacks power state control\n");
+               return;
+       }
+
        /*
         * FIXME psr2_support is messed up. It's both computed
         * dynamically during PSR enable, and extracted from sink