ramips: mt762{0,8}: reduce default MMC clock to 24 MHz
authorShiji Yang <yangshiji66@qq.com>
Wed, 25 Dec 2024 12:33:23 +0000 (20:33 +0800)
committerHauke Mehrtens <hauke@hauke-m.de>
Sat, 4 Jan 2025 18:25:34 +0000 (19:25 +0100)
commitcc733e7e2a2da29ca90fba8ca91bb3752a6c9b65
tree12f0434e3283301008a1f2caff4434058616207e
parentfe8812ab967f03498b689fd5ece5b2cea03659dc
ramips: mt762{0,8}: reduce default MMC clock to 24 MHz

The upstream mtk-sd driver did not perform specific timing
optimization for MT762x series SoC, hence the SDHC peripheral
of some boards cannot run at too high frequency. Reduce the
maximum clock frequency to fix the mmc read/write error.

Closes: https://github.com/openwrt/openwrt/issues/17364
Signed-off-by: Shiji Yang <yangshiji66@qq.com>
Link: https://github.com/openwrt/openwrt/pull/17375
Signed-off-by: Hauke Mehrtens <hauke@hauke-m.de>
(cherry picked from commit de0c143742517d401c4730137f092be8fb7e882a)
target/linux/ramips/dts/mt7620a.dtsi
target/linux/ramips/dts/mt7620a_hiwifi_hc5861.dts
target/linux/ramips/dts/mt7628an.dtsi