powerpc/mm: Fixup tlbie vs store ordering issue on POWER9
authorAneesh Kumar K.V <aneesh.kumar@linux.vnet.ibm.com>
Fri, 23 Mar 2018 04:56:27 +0000 (10:26 +0530)
committerMichael Ellerman <mpe@ellerman.id.au>
Fri, 23 Mar 2018 09:48:03 +0000 (20:48 +1100)
commita5d4b5891c2f1f865a2def1eb0030f534e77ff86
tree7c3f4cce6cc8156676b76a384d032145af3507bb
parent243fee3249ff78e5f7ab822139dc89719def82d2
powerpc/mm: Fixup tlbie vs store ordering issue on POWER9

On POWER9, under some circumstances, a broadcast TLB invalidation
might complete before all previous stores have drained, potentially
allowing stale stores from becoming visible after the invalidation.
This works around it by doubling up those TLB invalidations which was
verified by HW to be sufficient to close the risk window.

This will be documented in a yet-to-be-published errata.

Fixes: 1a472c9dba6b ("powerpc/mm/radix: Add tlbflush routines")
Signed-off-by: Aneesh Kumar K.V <aneesh.kumar@linux.vnet.ibm.com>
[mpe: Enable the feature in the DT CPU features code for all Power9,
      rename the feature to CPU_FTR_P9_TLBIE_BUG per benh.]
Signed-off-by: Michael Ellerman <mpe@ellerman.id.au>
arch/powerpc/include/asm/cputable.h
arch/powerpc/kernel/dt_cpu_ftrs.c
arch/powerpc/kvm/book3s_64_mmu_radix.c
arch/powerpc/kvm/book3s_hv_rm_mmu.c
arch/powerpc/mm/hash_native_64.c
arch/powerpc/mm/pgtable_64.c
arch/powerpc/mm/tlb-radix.c