MIPS: unify cache initialization code
authorPaul Burton <paul.burton@imgtec.com>
Thu, 29 Jan 2015 01:27:58 +0000 (01:27 +0000)
committerDaniel Schwierzeck <daniel.schwierzeck@gmail.com>
Thu, 29 Jan 2015 11:55:01 +0000 (12:55 +0100)
commit4a5d8898bca3e442b61e34b811aec8332752efd3
treee51ad11b501325113b0d0e58756acfbcb523b111
parent30374f98d14d5979f95a9d21d66346eaa9a795a1
MIPS: unify cache initialization code

The mips32 & mips64 cache initialization code differs only in that the
mips32 code supports reading the cache size from coprocessor 0 registers
at runtime. Move the more developed mips32 version to a common
arch/mips/lib/cache_init.S & remove the now-redundant mips64 version in
order to reduce duplication. The temporary registers used are shuffled
slightly in order to work for both mips32 & mips64 builds. The RA
register is defined differently to suit mips32 & mips64, but will be
removed by a later commit in the series after further cleanup.

Signed-off-by: Paul Burton <paul.burton@imgtec.com>
Cc: Daniel Schwierzeck <daniel.schwierzeck@gmail.com>
arch/mips/cpu/mips32/Makefile
arch/mips/cpu/mips32/cache.S [deleted file]
arch/mips/cpu/mips64/Makefile
arch/mips/cpu/mips64/cache.S [deleted file]
arch/mips/lib/Makefile
arch/mips/lib/cache_init.S [new file with mode: 0644]