mv_ddr: ddr3: fix tRAS timimg parameter
authorChris Packham <chris.packham@alliedtelesis.co.nz>
Thu, 28 Feb 2019 21:11:13 +0000 (10:11 +1300)
committerStefan Roese <sr@denx.de>
Tue, 19 Mar 2019 08:22:05 +0000 (09:22 +0100)
commit08dcbc98236c4ea9eb4b9d4731a53022204c4809
tree150b647ed02a9b925602e732fc61fb656c4eb52c
parent5860532264326d8eb387ccfd9037792cc6d57fd1
mv_ddr: ddr3: fix tRAS timimg parameter

Based on the JEDEC standard JESD79-3F. The tRAS timings should include
the highest speed bins at a given frequency. This is similar to commit
683c67b ("mv_ddr: ddr3: fix tfaw timimg parameter") where the wrong
comparison was used in the initial implementation.

Signed-off-by: Chris Packham <chris.packham@alliedtelesis.co.nz>
[https://github.com/MarvellEmbeddedProcessors/mv-ddr-marvell/pull/15]
Signed-off-by: Chris Packham <judge.packham@gmail.com>
Signed-off-by: Stefan Roese <sr@denx.de>
drivers/ddr/marvell/a38x/ddr3_training_db.c