1 From d1f1570f3d6db5d35642092a671812e62bfba79d Mon Sep 17 00:00:00 2001
2 From: Varadarajan Narayanan <quic_varada@quicinc.com>
3 Date: Tue, 30 Apr 2024 12:12:10 +0530
4 Subject: [PATCH] dt-bindings: interconnect: Add Qualcomm IPQ9574 support
6 Add interconnect-cells to clock provider so that it can be
9 Add master/slave ids for Qualcomm IPQ9574 Network-On-Chip
10 interfaces. This will be used by the gcc-ipq9574 driver
11 that will for providing interconnect services using the
14 Acked-by: Georgi Djakov <djakov@kernel.org>
15 Reviewed-by: Krzysztof Kozlowski <krzysztof.kozlowski@linaro.org>
16 Signed-off-by: Varadarajan Narayanan <quic_varada@quicinc.com>
17 Link: https://lore.kernel.org/r/20240430064214.2030013-3-quic_varada@quicinc.com
18 Signed-off-by: Bjorn Andersson <andersson@kernel.org>
20 .../bindings/clock/qcom,ipq9574-gcc.yaml | 3 +
21 .../dt-bindings/interconnect/qcom,ipq9574.h | 59 +++++++++++++++++++
22 2 files changed, 62 insertions(+)
23 create mode 100644 include/dt-bindings/interconnect/qcom,ipq9574.h
25 diff --git a/Documentation/devicetree/bindings/clock/qcom,ipq9574-gcc.yaml b/Documentation/devicetree/bindings/clock/qcom,ipq9574-gcc.yaml
26 index 944a0ea79cd6..824781cbdf34 100644
27 --- a/Documentation/devicetree/bindings/clock/qcom,ipq9574-gcc.yaml
28 +++ b/Documentation/devicetree/bindings/clock/qcom,ipq9574-gcc.yaml
29 @@ -33,6 +33,9 @@ properties:
30 - description: PCIE30 PHY3 pipe clock source
31 - description: USB3 PHY pipe clock source
33 + '#interconnect-cells':
39 diff --git a/include/dt-bindings/interconnect/qcom,ipq9574.h b/include/dt-bindings/interconnect/qcom,ipq9574.h
41 index 000000000000..42019335c7dd
43 +++ b/include/dt-bindings/interconnect/qcom,ipq9574.h
45 +/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
46 +#ifndef INTERCONNECT_QCOM_IPQ9574_H
47 +#define INTERCONNECT_QCOM_IPQ9574_H
49 +#define MASTER_ANOC_PCIE0 0
50 +#define SLAVE_ANOC_PCIE0 1
51 +#define MASTER_SNOC_PCIE0 2
52 +#define SLAVE_SNOC_PCIE0 3
53 +#define MASTER_ANOC_PCIE1 4
54 +#define SLAVE_ANOC_PCIE1 5
55 +#define MASTER_SNOC_PCIE1 6
56 +#define SLAVE_SNOC_PCIE1 7
57 +#define MASTER_ANOC_PCIE2 8
58 +#define SLAVE_ANOC_PCIE2 9
59 +#define MASTER_SNOC_PCIE2 10
60 +#define SLAVE_SNOC_PCIE2 11
61 +#define MASTER_ANOC_PCIE3 12
62 +#define SLAVE_ANOC_PCIE3 13
63 +#define MASTER_SNOC_PCIE3 14
64 +#define SLAVE_SNOC_PCIE3 15
65 +#define MASTER_USB 16
67 +#define MASTER_USB_AXI 18
68 +#define SLAVE_USB_AXI 19
69 +#define MASTER_NSSNOC_NSSCC 20
70 +#define SLAVE_NSSNOC_NSSCC 21
71 +#define MASTER_NSSNOC_SNOC_0 22
72 +#define SLAVE_NSSNOC_SNOC_0 23
73 +#define MASTER_NSSNOC_SNOC_1 24
74 +#define SLAVE_NSSNOC_SNOC_1 25
75 +#define MASTER_NSSNOC_PCNOC_1 26
76 +#define SLAVE_NSSNOC_PCNOC_1 27
77 +#define MASTER_NSSNOC_QOSGEN_REF 28
78 +#define SLAVE_NSSNOC_QOSGEN_REF 29
79 +#define MASTER_NSSNOC_TIMEOUT_REF 30
80 +#define SLAVE_NSSNOC_TIMEOUT_REF 31
81 +#define MASTER_NSSNOC_XO_DCD 32
82 +#define SLAVE_NSSNOC_XO_DCD 33
83 +#define MASTER_NSSNOC_ATB 34
84 +#define SLAVE_NSSNOC_ATB 35
85 +#define MASTER_MEM_NOC_NSSNOC 36
86 +#define SLAVE_MEM_NOC_NSSNOC 37
87 +#define MASTER_NSSNOC_MEMNOC 38
88 +#define SLAVE_NSSNOC_MEMNOC 39
89 +#define MASTER_NSSNOC_MEM_NOC_1 40
90 +#define SLAVE_NSSNOC_MEM_NOC_1 41
92 +#define MASTER_NSSNOC_PPE 0
93 +#define SLAVE_NSSNOC_PPE 1
94 +#define MASTER_NSSNOC_PPE_CFG 2
95 +#define SLAVE_NSSNOC_PPE_CFG 3
96 +#define MASTER_NSSNOC_NSS_CSR 4
97 +#define SLAVE_NSSNOC_NSS_CSR 5
98 +#define MASTER_NSSNOC_IMEM_QSB 6
99 +#define SLAVE_NSSNOC_IMEM_QSB 7
100 +#define MASTER_NSSNOC_IMEM_AHB 8
101 +#define SLAVE_NSSNOC_IMEM_AHB 9
103 +#endif /* INTERCONNECT_QCOM_IPQ9574_H */